Design of a Low Power and High Speed Wallace Tree Encoder for Flash ADC

Shaik Rahil Hussain, Rajesh Kumar
{"title":"Design of a Low Power and High Speed Wallace Tree Encoder for Flash ADC","authors":"Shaik Rahil Hussain, Rajesh Kumar","doi":"10.2139/ssrn.3516639","DOIUrl":null,"url":null,"abstract":"An improved design of Wallace tree encoder is presented in this paper. Wallace tree encodes a thermometer code into binary code in a Flash ADC. It has the advantage of correcting bubble errors without the need of an extra bubble error correcting (BEC) block. It consists of full adder circuits and adds the number of 1’s generated through the comparator output in a Flash ADC. The new Wallace tree encoder is compared with the previously designed traditional Wallace tree encoder in 45nm technology. The results show that new design is efficient than the previous design. The proposed encoder dissipates 9.61μW power and has a delay of 29.5ps. The PDP and EDP is calculated to be 0.28 fJ and 0.83x10-26 Js.","PeriodicalId":11974,"journal":{"name":"EngRN: Engineering Design Process (Topic)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-01-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"EngRN: Engineering Design Process (Topic)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2139/ssrn.3516639","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

An improved design of Wallace tree encoder is presented in this paper. Wallace tree encodes a thermometer code into binary code in a Flash ADC. It has the advantage of correcting bubble errors without the need of an extra bubble error correcting (BEC) block. It consists of full adder circuits and adds the number of 1’s generated through the comparator output in a Flash ADC. The new Wallace tree encoder is compared with the previously designed traditional Wallace tree encoder in 45nm technology. The results show that new design is efficient than the previous design. The proposed encoder dissipates 9.61μW power and has a delay of 29.5ps. The PDP and EDP is calculated to be 0.28 fJ and 0.83x10-26 Js.
用于Flash ADC的低功耗高速华莱士树编码器的设计
本文提出了一种改进的华莱士树编码器设计。华莱士树编码温度计代码成二进制代码在一个Flash ADC。它的优点是可以在不需要额外的气泡纠错块的情况下纠正气泡误差。它由完整的加法器电路组成,并将Flash ADC中比较器输出产生的1的数量相加。新的Wallace树编码器与先前设计的传统45纳米技术的Wallace树编码器进行了比较。结果表明,新设计比旧设计更有效。该编码器功耗为9.61μW,延时为29.5ps。PDP和EDP分别为0.28 fJ和0.83x10-26 j。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信