Resource Efficient Single Precision Floating Point Multiplier Using Karatsuba Algorithm

Gowreesrinivas V K, Samundiswary P
{"title":"Resource Efficient Single Precision Floating Point Multiplier Using Karatsuba Algorithm","authors":"Gowreesrinivas V K, Samundiswary P","doi":"10.11591/IJEEI.V6I3.532","DOIUrl":null,"url":null,"abstract":"In floating point arithmetic operations, multiplication is the most required operation for many signal processing and scientific applications. 24-bit length mantissa multiplication is involved to obtain the floating point multiplication final result for two given single precision floating point numbers. This mantissa multiplication plays the major role in the performance evaluation in respect of occupied area and propagation delay. This paper presents the design and analysis of single precision floating point multiplication using karatsuba algorithm with vedic multiplier with the considering of modified 2x1 multiplexers and modified 4:2 compressors in order to overcome the drawbacks in the existing techniques . Further , the performance analysis of single precision floating point multiplier is analyzed in terms of area and delay using Karatsuba Algorithm with different existing techniques such as 4x1 multiplexers and 3:2 compressors and modified techniques such as 2x1 multiplexers, 4:2 compressors. From the simulation results, it is observed that single precision floating point multiplication with karatsuba algorithm using modified 4:2 compressor with XOR-MUX logic provides better performance with efficient usage of resources such as area and delay than that of existing techniques. All the blocks involved for floating point multiplication are coded with Verilog and synthesized using Xilinx ISE Simulator.","PeriodicalId":13516,"journal":{"name":"Indonesian Journal of Electrical Engineering and Informatics (IJEEI)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Indonesian Journal of Electrical Engineering and Informatics (IJEEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.11591/IJEEI.V6I3.532","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In floating point arithmetic operations, multiplication is the most required operation for many signal processing and scientific applications. 24-bit length mantissa multiplication is involved to obtain the floating point multiplication final result for two given single precision floating point numbers. This mantissa multiplication plays the major role in the performance evaluation in respect of occupied area and propagation delay. This paper presents the design and analysis of single precision floating point multiplication using karatsuba algorithm with vedic multiplier with the considering of modified 2x1 multiplexers and modified 4:2 compressors in order to overcome the drawbacks in the existing techniques . Further , the performance analysis of single precision floating point multiplier is analyzed in terms of area and delay using Karatsuba Algorithm with different existing techniques such as 4x1 multiplexers and 3:2 compressors and modified techniques such as 2x1 multiplexers, 4:2 compressors. From the simulation results, it is observed that single precision floating point multiplication with karatsuba algorithm using modified 4:2 compressor with XOR-MUX logic provides better performance with efficient usage of resources such as area and delay than that of existing techniques. All the blocks involved for floating point multiplication are coded with Verilog and synthesized using Xilinx ISE Simulator.
使用Karatsuba算法的资源高效单精度浮点乘法器
在浮点算术运算中,乘法运算是许多信号处理和科学应用中最需要的运算。对给定的两个单精度浮点数进行24位长度的尾数乘法,得到浮点乘法的最终结果。这种尾数乘法在占用面积和传播延迟方面的性能评价中起主要作用。为了克服现有技术的缺陷,本文在考虑改进的2x1多路复用器和改进的4:2压缩器的情况下,设计并分析了基于vedic乘法器的karatsuba算法的单精度浮点乘法。在此基础上,利用Karatsuba算法对现有的4x1多路复用器和3:2压缩器以及改进后的2x1多路复用器和4:2压缩器进行了单精度浮点乘法器的面积和时延性能分析。仿真结果表明,采用改进的4:2压缩器和XOR-MUX逻辑的单精度浮点乘法与karatsuba算法相比,在有效利用面积和延迟等资源方面具有更好的性能。所有涉及浮点乘法的块都是用Verilog编码的,并使用Xilinx ISE模拟器进行合成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信