A 0.003 mm2 5.2 mW/tap 20 GBd inductor-less 5-tap analog RX-FFE

Ryan Boesch, Kevin Zheng, B. Murmann
{"title":"A 0.003 mm2 5.2 mW/tap 20 GBd inductor-less 5-tap analog RX-FFE","authors":"Ryan Boesch, Kevin Zheng, B. Murmann","doi":"10.1109/VLSIC.2016.7573522","DOIUrl":null,"url":null,"abstract":"A 0.003 mm2 5.2 mW/tap analog receive-side feedforward equalizer (RX-FFE) is demonstrated in 40 nm CMOS for up to 20 GBd ADC-based links. The FFE is constructed entirely with analog-inverter transconductors and capacitors, avoiding the use of area-intensive inductors. The delay element is implemented as a first-order Padé approximant of an ideal delay. The equalization performance is measured to be sufficient to relax the ADC resolution requirement by 1 bit. The total power consumed is less than 26 mW with less than 9.2 nV/√Hz output noise for all configurations.","PeriodicalId":6512,"journal":{"name":"2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)","volume":"9 1","pages":"1-2"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2016.7573522","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

Abstract

A 0.003 mm2 5.2 mW/tap analog receive-side feedforward equalizer (RX-FFE) is demonstrated in 40 nm CMOS for up to 20 GBd ADC-based links. The FFE is constructed entirely with analog-inverter transconductors and capacitors, avoiding the use of area-intensive inductors. The delay element is implemented as a first-order Padé approximant of an ideal delay. The equalization performance is measured to be sufficient to relax the ADC resolution requirement by 1 bit. The total power consumed is less than 26 mW with less than 9.2 nV/√Hz output noise for all configurations.
一个0.003 mm2 5.2 mW/抽头20gbd无电感5抽头模拟RX-FFE
一个0.003 mm2 5.2 mW/分接模拟接收端前馈均衡器(RX-FFE)在40 nm CMOS中用于高达20 GBd的基于adc的链路。FFE完全由模拟逆变器电感和电容构成,避免了使用面积密集的电感。该延迟单元被实现为理想延迟的一阶帕德帕尔近似。均衡性能被测量为足以将ADC分辨率要求放宽1位。整机总功耗小于26mw,所有配置输出噪声小于9.2 nV/√Hz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信