A LOW POWER AND HIGH SPEED APPROXIMATE ADDER FOR IMAGE PROCESSING APPLICATIONS

Q4 Engineering
Dr. G. Narmadha, Dr. S. Deivasigamani, Dr. K. Balasubadra, Mr. M. Selvaraj
{"title":"A LOW POWER AND HIGH SPEED APPROXIMATE ADDER FOR IMAGE PROCESSING APPLICATIONS","authors":"Dr. G. Narmadha, Dr. S. Deivasigamani, Dr. K. Balasubadra, Mr. M. Selvaraj","doi":"10.36909/JER.10037","DOIUrl":null,"url":null,"abstract":"Low power is an essential requirement for suitable multimedia devices, image compression techniques utilizing several signal processing architectures and algorithms. In numerous multimedia applications, human beings are able to congregate practical information from somewhat erroneous outputs. Therefore, exact outputs are not necessary to produce. In digital signal processing system, adders play a vital role as an arithmetic module in fixing the power and area utilization of the system. The trade-off parameters such as area, time and power utilization and also the fault tolerance environment of few applications have been employed as a base for the adverse development and use of approximate adders. In this paper, various types of existing adders and approximate adders are analyzed based on the area, delay and power consumption. Also, an approximate, high speed and power efficient adder is proposed, which yields better performance than that of the existing adders. It can be used in various image processing applications and data mining, where the accurate outputs are not needed. The existing and proposed approximate adders are simulated by using Xilinx ISE for time and area utilization. Power simulation has been done by using Microwind Software.","PeriodicalId":31979,"journal":{"name":"The Journal of Engineering Research","volume":"98 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2021-09-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"The Journal of Engineering Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.36909/JER.10037","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 0

Abstract

Low power is an essential requirement for suitable multimedia devices, image compression techniques utilizing several signal processing architectures and algorithms. In numerous multimedia applications, human beings are able to congregate practical information from somewhat erroneous outputs. Therefore, exact outputs are not necessary to produce. In digital signal processing system, adders play a vital role as an arithmetic module in fixing the power and area utilization of the system. The trade-off parameters such as area, time and power utilization and also the fault tolerance environment of few applications have been employed as a base for the adverse development and use of approximate adders. In this paper, various types of existing adders and approximate adders are analyzed based on the area, delay and power consumption. Also, an approximate, high speed and power efficient adder is proposed, which yields better performance than that of the existing adders. It can be used in various image processing applications and data mining, where the accurate outputs are not needed. The existing and proposed approximate adders are simulated by using Xilinx ISE for time and area utilization. Power simulation has been done by using Microwind Software.
一个低功耗和高速近似加法器,用于图像处理应用
低功耗是适合多媒体设备的基本要求,图像压缩技术利用多种信号处理体系结构和算法。在许多多媒体应用中,人们能够从一些错误的输出中收集实用的信息。因此,不需要生成精确的输出。在数字信号处理系统中,加法器作为一种算法模块,在确定系统功耗和面积利用率方面起着至关重要的作用。面积、时间和功耗等权衡参数以及少数应用的容错环境已成为近似加法器开发和使用不利的基础。本文从面积、时延和功耗等方面对现有的各种加法器和近似加法器进行了分析。同时,提出了一种近似、高速、节能的加法器,其性能优于现有的加法器。它可以用于各种不需要精确输出的图像处理应用和数据挖掘。利用赛灵思ISE对现有和提出的近似加法器进行了模拟,以提高时间和面积利用率。利用Microwind软件进行了功率仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
The Journal of Engineering Research
The Journal of Engineering Research Engineering-Engineering (all)
CiteScore
0.70
自引率
0.00%
发文量
16
审稿时长
12 weeks
期刊介绍: The Journal of Engineering Research (TJER) is envisaged as a refereed international publication of Sultan Qaboos University, Sultanate of Oman. The Journal is to provide a medium through which Engineering Researchers and Scholars from around the world would be able to publish their scholarly applied and/or fundamental research works.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信