Yao-Yuan Chang, Zusing Yang, Ming-Tsung Wu, Hong-Ji Lee, N. Lian, Tahone Yang, Kuang-Chao Chen, Chih-Yuan Lu
{"title":"Impact of Asymmetric Memory Hole Profile on Silicon Selective Epitaxial Growth in 3D NAND Memory : AEPM: Advanced Equipment Processes and Materials","authors":"Yao-Yuan Chang, Zusing Yang, Ming-Tsung Wu, Hong-Ji Lee, N. Lian, Tahone Yang, Kuang-Chao Chen, Chih-Yuan Lu","doi":"10.1109/ASMC49169.2020.9185381","DOIUrl":null,"url":null,"abstract":"For silicon selective epitaxy growth (Si-SEG) process, an ex situ pre-epitaxial treatment (PET) is applied in order to remove the damaged layer and impurities. In this work, we observe asymmetric Si recess formed at the bottom of vertical channel (VC) holes in varied staircase environments leading to non-uniform, poor Si-SEG quality. A proposed symmetric silicon oxide/nitride (ON) film stack environment around VC holes by a given REG shift or via applicable layout modification manages to provide balanced charging potential to form symmetric Si etched recess inside VC holes post PET process. Subsequently, the Si-SEG process can form uniform epitaxial Si height at the bottom of VC in 3D NAND fabrication.","PeriodicalId":6771,"journal":{"name":"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"86 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2020-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC49169.2020.9185381","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
For silicon selective epitaxy growth (Si-SEG) process, an ex situ pre-epitaxial treatment (PET) is applied in order to remove the damaged layer and impurities. In this work, we observe asymmetric Si recess formed at the bottom of vertical channel (VC) holes in varied staircase environments leading to non-uniform, poor Si-SEG quality. A proposed symmetric silicon oxide/nitride (ON) film stack environment around VC holes by a given REG shift or via applicable layout modification manages to provide balanced charging potential to form symmetric Si etched recess inside VC holes post PET process. Subsequently, the Si-SEG process can form uniform epitaxial Si height at the bottom of VC in 3D NAND fabrication.