An ultra low-power capacitor-less LDO with high PSR

C. J. Leo, M. Raja, J. Minkyu
{"title":"An ultra low-power capacitor-less LDO with high PSR","authors":"C. J. Leo, M. Raja, J. Minkyu","doi":"10.1109/IMWS-BIO.2013.6756187","DOIUrl":null,"url":null,"abstract":"A compact high PSR Low Drop-Out (LDO) voltage regulator providing a peak load-current (IL) of 100μA is realized in 0.13μm CMOS 1P6M process. Ultra low-power operation is achieved for the power block by realizing a nano-power bandgap reference circuit whose total power consumption including LDO is only just 95nW for 1.2Vsupply. The resistor-less reference circuit with no external capacitor for LDO stability results in a very compact design occupying just 0.033 mm2. The proposed post-layout reference and LDO block consumes only 38nA and 41nA respectively, regulating output at 0.9V with a 1.2V supply.","PeriodicalId":6321,"journal":{"name":"2013 IEEE MTT-S International Microwave Workshop Series on RF and Wireless Technologies for Biomedical and Healthcare Applications (IMWS-BIO)","volume":"5 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE MTT-S International Microwave Workshop Series on RF and Wireless Technologies for Biomedical and Healthcare Applications (IMWS-BIO)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMWS-BIO.2013.6756187","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

A compact high PSR Low Drop-Out (LDO) voltage regulator providing a peak load-current (IL) of 100μA is realized in 0.13μm CMOS 1P6M process. Ultra low-power operation is achieved for the power block by realizing a nano-power bandgap reference circuit whose total power consumption including LDO is only just 95nW for 1.2Vsupply. The resistor-less reference circuit with no external capacitor for LDO stability results in a very compact design occupying just 0.033 mm2. The proposed post-layout reference and LDO block consumes only 38nA and 41nA respectively, regulating output at 0.9V with a 1.2V supply.
具有高PSR的超低功耗无电容LDO
采用0.13μm CMOS 1P6M工艺实现了一种高PSR低降差(LDO)紧凑型稳压器,其峰值负载电流(IL)为100μA。通过实现一个纳米功率带隙参考电路,在1.2 v电源下,包括LDO在内的总功耗仅为95nW,从而实现了电源块的超低功耗工作。无电阻参考电路没有外部电容的LDO稳定性导致一个非常紧凑的设计,占地仅0.033 mm2。所提出的布局后参考和LDO模块分别仅消耗38nA和41nA,在1.2V电源下调节0.9V输出。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信