Impacts of the Drain-side nWell Adding on ESD Robustness in 0.25-μm LV/HV nMOSTs

Shen-Li Chen, Min-Hua Lee
{"title":"Impacts of the Drain-side nWell Adding on ESD Robustness in 0.25-μm LV/HV nMOSTs","authors":"Shen-Li Chen,&nbsp;Min-Hua Lee","doi":"10.1016/j.aasri.2014.05.028","DOIUrl":null,"url":null,"abstract":"<div><p>An n-channel MOS transistor (nMOST) no matter what low or high voltage processes are often used in I/O pads as ESD protection components. However, the contact spiking is a common caused leakage problems which deeply affect the ESD reliability capability of protection devices. Therefore, in this work, we proposed systematic experiments on the drain side: by adding an n-type Well (nWell) structure in the drain area for 0.25-μm low voltage (LV)/ high voltage (HV) processes. After measurement and analysis, it is found that for this LV process adding the nWell in drain side is bad for the I<sub>t2</sub> robustness of ESD capability, such as the lowest ESD capability condition (S= 9-μm) as compared with the reference group (none with the nWell) is decreased up to 42%, so in the ESD protection application should be avoided to add this structure; in the same token adding the nWell structure in the drain side of an HV nLDMOS, it was found that can expand an ESD current conduction cross-sectional area, which will not dissipate a lot of heat on the surface of the device led to burn, and then enhancing the ESD capability. Meanwhile, the ESD capability of a DUT with S= 9-μm as compared with the reference group (none with the nWell) is increased up to 8%, so adding an nWell structure in the drain side is good for ESD capability (I<sub>t2</sub> value) of HV MOS devices.</p></div>","PeriodicalId":100008,"journal":{"name":"AASRI Procedia","volume":"7 ","pages":"Pages 51-56"},"PeriodicalIF":0.0000,"publicationDate":"2014-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://sci-hub-pdf.com/10.1016/j.aasri.2014.05.028","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"AASRI Procedia","FirstCategoryId":"1085","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S2212671614000298","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

An n-channel MOS transistor (nMOST) no matter what low or high voltage processes are often used in I/O pads as ESD protection components. However, the contact spiking is a common caused leakage problems which deeply affect the ESD reliability capability of protection devices. Therefore, in this work, we proposed systematic experiments on the drain side: by adding an n-type Well (nWell) structure in the drain area for 0.25-μm low voltage (LV)/ high voltage (HV) processes. After measurement and analysis, it is found that for this LV process adding the nWell in drain side is bad for the It2 robustness of ESD capability, such as the lowest ESD capability condition (S= 9-μm) as compared with the reference group (none with the nWell) is decreased up to 42%, so in the ESD protection application should be avoided to add this structure; in the same token adding the nWell structure in the drain side of an HV nLDMOS, it was found that can expand an ESD current conduction cross-sectional area, which will not dissipate a lot of heat on the surface of the device led to burn, and then enhancing the ESD capability. Meanwhile, the ESD capability of a DUT with S= 9-μm as compared with the reference group (none with the nWell) is increased up to 8%, so adding an nWell structure in the drain side is good for ESD capability (It2 value) of HV MOS devices.

漏侧井添加对0.25-μm LV/HV nmost ESD稳健性的影响
一个n沟道MOS晶体管(极),无论什么低或高电压过程,经常用于I/O焊盘作为ESD保护元件。然而,触点突刺是一种常见的漏电问题,严重影响了保护器件的ESD可靠性能力。因此,在本工作中,我们提出了系统的漏侧实验:在0.25-μm的低压(LV)/高压(HV)过程中,在漏区添加n型井(nWell)结构。经过测量和分析,发现对于这种低压工艺在漏侧添加nWell对其It2稳稳性ESD能力不利,如最低ESD能力条件(S= 9-μm)与对照组(无添加nWell)相比下降高达42%,因此在ESD保护应用中应避免添加这种结构;同样的,在HV nLDMOS的漏极侧加入nWell结构,可以扩大ESD电流传导截面积,从而不会在器件表面散失大量的热量而导致烧毁,从而增强器件的ESD能力。同时,S= 9 μm的被测件的ESD能力比参考组(无nWell)提高了8%,说明在漏极侧增加nWell结构有利于提高高压MOS器件的ESD能力(It2值)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信