{"title":"A 2.5 milliwatt SOS CMOS receiver for optical interconnect","authors":"A. Apsel, Zhongtao Fu","doi":"10.1109/ISCAS.2004.1329731","DOIUrl":null,"url":null,"abstract":"We demonstrate a low power, high bit rate, cross coupled differential receiver in silicon on sapphire (SOS) CMOS to be used as part of an inter-chip optical interconnect. The internal amplifier of the transimpedance first stage provides high gain without requiring large, capacitive input gates. The resulting transimpedance stage extends the bandwidth of the differential receiver when small photodetectors are used. We fabricate this receiver in an SOS CMOS process to simplify the packaging of chip-to-chip interconnects with CMOS processors. The total measured power consumption of this receiver is 2.5 mW at gigabit rates, in a 0.5 /spl mu/m UTSi/spl trade/ SOS CMOS process.","PeriodicalId":6445,"journal":{"name":"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)","volume":"29 1","pages":"V-V"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCAS.2004.1329731","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
We demonstrate a low power, high bit rate, cross coupled differential receiver in silicon on sapphire (SOS) CMOS to be used as part of an inter-chip optical interconnect. The internal amplifier of the transimpedance first stage provides high gain without requiring large, capacitive input gates. The resulting transimpedance stage extends the bandwidth of the differential receiver when small photodetectors are used. We fabricate this receiver in an SOS CMOS process to simplify the packaging of chip-to-chip interconnects with CMOS processors. The total measured power consumption of this receiver is 2.5 mW at gigabit rates, in a 0.5 /spl mu/m UTSi/spl trade/ SOS CMOS process.