Variable Gain Distributed Amplifier with Capacitive Division

C. V. Vangerow, Daniel Stracke, D. Kissinger, T. Zwick
{"title":"Variable Gain Distributed Amplifier with Capacitive Division","authors":"C. V. Vangerow, Daniel Stracke, D. Kissinger, T. Zwick","doi":"10.23919/EUMIC.2018.8539959","DOIUrl":null,"url":null,"abstract":"In this work the design of variable gain amplifiers using the distributed amplifier topology with capacitive division is explored. The effects of the capacitive division technique on gain, line attenuation and bandwidth of the amplifier in different bias states are analyzed by means of circuit simulations and theoretical investigations. The designed 3-stage circuit shows a gain range from −0.1 to 11.9 dB at a bandwidth of at least 1.2 − 83 GHz over all measured gain states. At maximum gain the upper 3dB frequency exceeds 110 GHz. The circuit fabricated in a 130 nm SiGe BiCMOS technology has a chip area of 0.4 mm2and a power consumption of 72 mW at the maximum gain state.","PeriodicalId":6472,"journal":{"name":"2018 48th European Microwave Conference (EuMC)","volume":"2 1","pages":"1249-1252"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 48th European Microwave Conference (EuMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/EUMIC.2018.8539959","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this work the design of variable gain amplifiers using the distributed amplifier topology with capacitive division is explored. The effects of the capacitive division technique on gain, line attenuation and bandwidth of the amplifier in different bias states are analyzed by means of circuit simulations and theoretical investigations. The designed 3-stage circuit shows a gain range from −0.1 to 11.9 dB at a bandwidth of at least 1.2 − 83 GHz over all measured gain states. At maximum gain the upper 3dB frequency exceeds 110 GHz. The circuit fabricated in a 130 nm SiGe BiCMOS technology has a chip area of 0.4 mm2and a power consumption of 72 mW at the maximum gain state.
电容分路可变增益分布式放大器
本文探讨了采用电容除法的分布式放大器拓扑设计变增益放大器的方法。通过电路仿真和理论研究,分析了电容分频技术在不同偏置状态下对放大器增益、线路衰减和带宽的影响。所设计的三级电路在所有测量增益状态下的增益范围为−0.1至11.9 dB,带宽至少为1.2−83 GHz。在最大增益下,上3dB频率超过110 GHz。该电路采用130 nm SiGe BiCMOS技术制造,芯片面积为0.4 mm2,最大增益状态下功耗为72 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信