Stepped Doped High k VDMOS: Switching Characteristics

Shaivya Shukla, Onika Parmar, Amit Singh Rajput, Zeesha Mishra
{"title":"Stepped Doped High k VDMOS: Switching Characteristics","authors":"Shaivya Shukla, Onika Parmar, Amit Singh Rajput, Zeesha Mishra","doi":"10.1002/pssa.202300311","DOIUrl":null,"url":null,"abstract":"This paper presents the switching analysis of vertical stepped doped high k VDMOS. The introduction of vertical step doping in the n pillar of HK VDMOS brings improvement in switching performance. All the analysis of proposed and conventional device is carried out using silvaco ATLAS tool. Significant reduction in the switching delay is noted for different values of k. It is observed to be 40% for k = 20, 28.57% for k = 10, and 31.76% for k = 5. So the proposed step doped high k VDMOS can replace the high k VDMOS when fast switching is desired.","PeriodicalId":87717,"journal":{"name":"Physica status solidi (A): Applied research","volume":"32 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2023-06-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Physica status solidi (A): Applied research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1002/pssa.202300311","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents the switching analysis of vertical stepped doped high k VDMOS. The introduction of vertical step doping in the n pillar of HK VDMOS brings improvement in switching performance. All the analysis of proposed and conventional device is carried out using silvaco ATLAS tool. Significant reduction in the switching delay is noted for different values of k. It is observed to be 40% for k = 20, 28.57% for k = 10, and 31.76% for k = 5. So the proposed step doped high k VDMOS can replace the high k VDMOS when fast switching is desired.
阶梯掺杂高k VDMOS:开关特性
本文对垂直阶跃掺高k VDMOS的开关特性进行了分析。在HK VDMOS的n柱中引入垂直阶跃掺杂,提高了开关性能。所有的分析都是用银离子ATLAS工具进行的。不同的k值显著降低了切换延迟,k = 20时为40%,k = 10时为28.57%,k = 5时为31.76%。因此,当需要快速开关时,所提出的阶跃掺杂高k VDMOS可以取代高k VDMOS。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信