Optimization of Cryogenic Deep Reactive Ion Etching Process for On-Chip Energy Storage

J. Prásek, D. Houška, R. Hrdy, J. Hubálek, U. Schmid
{"title":"Optimization of Cryogenic Deep Reactive Ion Etching Process for On-Chip Energy Storage","authors":"J. Prásek, D. Houška, R. Hrdy, J. Hubálek, U. Schmid","doi":"10.1109/ISSE.2019.8810293","DOIUrl":null,"url":null,"abstract":"In this paper we optimize cryogenic deep reactive ion etching processes to achieve the best aspect ratios of holes in a silicon substrate that is supposed to be used for fabrication of on-chip energy storage. By optimizing capacitively coupled plasma source power and oxygen flow, aspect ratio of 28:1 for holes of 2 μm in diameter was achieved. Bottling effect was suppressed by tuning capacitively coupled plasma, inductively coupled plasma sources and process pressure at the same time. The smoothness and purity of the hole walls are other parameters we investigate using atomic force microscopy and X-ray photoelectron spectroscopy.","PeriodicalId":6674,"journal":{"name":"2019 42nd International Spring Seminar on Electronics Technology (ISSE)","volume":"29 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 42nd International Spring Seminar on Electronics Technology (ISSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSE.2019.8810293","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper we optimize cryogenic deep reactive ion etching processes to achieve the best aspect ratios of holes in a silicon substrate that is supposed to be used for fabrication of on-chip energy storage. By optimizing capacitively coupled plasma source power and oxygen flow, aspect ratio of 28:1 for holes of 2 μm in diameter was achieved. Bottling effect was suppressed by tuning capacitively coupled plasma, inductively coupled plasma sources and process pressure at the same time. The smoothness and purity of the hole walls are other parameters we investigate using atomic force microscopy and X-ray photoelectron spectroscopy.
片上储能低温深反应离子刻蚀工艺优化
在本文中,我们优化了低温深反应离子蚀刻工艺,以实现硅衬底中孔的最佳宽高比,该衬底有望用于芯片上储能的制造。通过优化电容耦合等离子体源功率和氧流量,实现了直径为2 μm的孔的纵横比为28:1。通过同时调整电容耦合等离子体、电感耦合等离子体源和工艺压力来抑制装瓶效应。我们用原子力显微镜和x射线光电子能谱研究了孔壁的光洁度和纯度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信