{"title":"Design of Low Supply Voltage Phase Locked Loop Based on Dynamic Double Loops Technology","authors":"Chao-Ran Zhao, Hao Zhang, Youming Zhang","doi":"10.1109/ICICM54364.2021.9660252","DOIUrl":null,"url":null,"abstract":"In order to solve the power supply problem of the Internet of things chip and the low power supply voltage problem of the energy acquisition system, a low power supply voltage phase-locked loop circuit based on dynamic dual loops is proposed in this paper. The circuit uses dynamic dual loops technology and low voltage single side charge pump technology to realize the design of 0. 6V phase-locked loop circuit based on 40nm. The result shows that the RMS jitter of the designed PLL is less than 6. 6ps and the power consumption is 0. 39mw at 0. 6V supply voltage, which can meet the system clock requirements of IOT chip.","PeriodicalId":6693,"journal":{"name":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"188 1","pages":"421-425"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM54364.2021.9660252","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In order to solve the power supply problem of the Internet of things chip and the low power supply voltage problem of the energy acquisition system, a low power supply voltage phase-locked loop circuit based on dynamic dual loops is proposed in this paper. The circuit uses dynamic dual loops technology and low voltage single side charge pump technology to realize the design of 0. 6V phase-locked loop circuit based on 40nm. The result shows that the RMS jitter of the designed PLL is less than 6. 6ps and the power consumption is 0. 39mw at 0. 6V supply voltage, which can meet the system clock requirements of IOT chip.