Design of Low Supply Voltage Phase Locked Loop Based on Dynamic Double Loops Technology

Chao-Ran Zhao, Hao Zhang, Youming Zhang
{"title":"Design of Low Supply Voltage Phase Locked Loop Based on Dynamic Double Loops Technology","authors":"Chao-Ran Zhao, Hao Zhang, Youming Zhang","doi":"10.1109/ICICM54364.2021.9660252","DOIUrl":null,"url":null,"abstract":"In order to solve the power supply problem of the Internet of things chip and the low power supply voltage problem of the energy acquisition system, a low power supply voltage phase-locked loop circuit based on dynamic dual loops is proposed in this paper. The circuit uses dynamic dual loops technology and low voltage single side charge pump technology to realize the design of 0. 6V phase-locked loop circuit based on 40nm. The result shows that the RMS jitter of the designed PLL is less than 6. 6ps and the power consumption is 0. 39mw at 0. 6V supply voltage, which can meet the system clock requirements of IOT chip.","PeriodicalId":6693,"journal":{"name":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","volume":"188 1","pages":"421-425"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 6th International Conference on Integrated Circuits and Microsystems (ICICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICM54364.2021.9660252","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In order to solve the power supply problem of the Internet of things chip and the low power supply voltage problem of the energy acquisition system, a low power supply voltage phase-locked loop circuit based on dynamic dual loops is proposed in this paper. The circuit uses dynamic dual loops technology and low voltage single side charge pump technology to realize the design of 0. 6V phase-locked loop circuit based on 40nm. The result shows that the RMS jitter of the designed PLL is less than 6. 6ps and the power consumption is 0. 39mw at 0. 6V supply voltage, which can meet the system clock requirements of IOT chip.
基于动态双环技术的低电压锁相环设计
为了解决物联网芯片的供电问题和能量采集系统的低电源电压问题,本文提出了一种基于动态双环的低电源电压锁相环电路。该电路采用动态双回路技术和低压单侧电荷泵技术,实现了0。基于40nm的6V锁相环电路。结果表明,所设计锁相环的有效值抖动小于6。6ps,功耗为0。39兆瓦,0。6V供电电压,可以满足物联网芯片的系统时钟要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信