{"title":"A 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm pipelined ADC for I-UWB receiver","authors":"K. Krishna, D. Srihari, D. Reena, T. Ramashri","doi":"10.1109/ICCCNT.2013.6726732","DOIUrl":null,"url":null,"abstract":"This paper proposes a 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm Pipelined ADC for Impulse-UWB receiver. The proposed Pipelined ADC uses a high speed 1-bit comparator, wide band operational amplifier, sampling circuit and a high speed buffer. The individual blocks are designed using 0.130 μm CMOS low power library cells and are designed to operate at a frequency greater than 40 Gbps sampling rate. To operate at higher frequencies, specific new design techniques/algorithms such as power-efficient, capacitor ratio-independent conversion scheme, a pipeline stage-scaling algorithm, a nested CMOS gain-boosting technique, an amplifier and comparator sharing technique, and the use of minimum channel-length, thin oxide transistors with clock bootstrapping and in-line switch techniques are adopted.","PeriodicalId":6330,"journal":{"name":"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)","volume":"124 3","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCNT.2013.6726732","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
Abstract
This paper proposes a 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm Pipelined ADC for Impulse-UWB receiver. The proposed Pipelined ADC uses a high speed 1-bit comparator, wide band operational amplifier, sampling circuit and a high speed buffer. The individual blocks are designed using 0.130 μm CMOS low power library cells and are designed to operate at a frequency greater than 40 Gbps sampling rate. To operate at higher frequencies, specific new design techniques/algorithms such as power-efficient, capacitor ratio-independent conversion scheme, a pipeline stage-scaling algorithm, a nested CMOS gain-boosting technique, an amplifier and comparator sharing technique, and the use of minimum channel-length, thin oxide transistors with clock bootstrapping and in-line switch techniques are adopted.