A 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm pipelined ADC for I-UWB receiver

K. Krishna, D. Srihari, D. Reena, T. Ramashri
{"title":"A 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm pipelined ADC for I-UWB receiver","authors":"K. Krishna, D. Srihari, D. Reena, T. Ramashri","doi":"10.1109/ICCCNT.2013.6726732","DOIUrl":null,"url":null,"abstract":"This paper proposes a 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm Pipelined ADC for Impulse-UWB receiver. The proposed Pipelined ADC uses a high speed 1-bit comparator, wide band operational amplifier, sampling circuit and a high speed buffer. The individual blocks are designed using 0.130 μm CMOS low power library cells and are designed to operate at a frequency greater than 40 Gbps sampling rate. To operate at higher frequencies, specific new design techniques/algorithms such as power-efficient, capacitor ratio-independent conversion scheme, a pipeline stage-scaling algorithm, a nested CMOS gain-boosting technique, an amplifier and comparator sharing technique, and the use of minimum channel-length, thin oxide transistors with clock bootstrapping and in-line switch techniques are adopted.","PeriodicalId":6330,"journal":{"name":"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)","volume":"124 3","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Fourth International Conference on Computing, Communications and Networking Technologies (ICCCNT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCNT.2013.6726732","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

This paper proposes a 4b 40 Gbps 140 mW 2.2 mm2 0.13 μm Pipelined ADC for Impulse-UWB receiver. The proposed Pipelined ADC uses a high speed 1-bit comparator, wide band operational amplifier, sampling circuit and a high speed buffer. The individual blocks are designed using 0.130 μm CMOS low power library cells and are designed to operate at a frequency greater than 40 Gbps sampling rate. To operate at higher frequencies, specific new design techniques/algorithms such as power-efficient, capacitor ratio-independent conversion scheme, a pipeline stage-scaling algorithm, a nested CMOS gain-boosting technique, an amplifier and comparator sharing technique, and the use of minimum channel-length, thin oxide transistors with clock bootstrapping and in-line switch techniques are adopted.
用于I-UWB接收机的4b 40 Gbps 140 mW 2.2 mm2 0.13 μm流水线ADC
提出了一种用于脉冲超宽带接收机的4b 40 Gbps 140 mW 2.2 mm2 0.13 μm流水线ADC。所提出的流水线ADC采用高速1位比较器、宽带运算放大器、采样电路和高速缓冲器。单个模块采用0.130 μm CMOS低功耗库单元设计,设计工作频率大于40 Gbps采样率。为了在更高的频率下工作,采用了特定的新设计技术/算法,如节能,电容比例无关转换方案,流水线级缩放算法,嵌套CMOS增益提升技术,放大器和比较器共享技术,以及使用最小通道长度,具有时钟自启动和在线开关技术的薄氧化物晶体管。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信