A 0.06mm2 8.9b ENOB 40MS/s pipelined SAR ADC in 65nm CMOS

M. Furuta, M. Nozawa, T. Itakura
{"title":"A 0.06mm2 8.9b ENOB 40MS/s pipelined SAR ADC in 65nm CMOS","authors":"M. Furuta, M. Nozawa, T. Itakura","doi":"10.1109/ISSCC.2010.5433968","DOIUrl":null,"url":null,"abstract":"In 10b SAR ADCs, one of the major design challenges is the large number of capacitors for implementing the capacitor array. A large unit capacitance should be used due to the design constraint of capacitor mismatches and/or layout design rules. As a result, the total capacitance is typically much larger than what is required by kT/C noise. In [1], a 10-bit SAR ADC is presented that achieves an area of 0.075mm2 with a charge redistribution architecture using a small unit capacitance of 10fF, while SNDR is low becasue of using such a small unit capacitance. The charge-sharing SAR proposed in [2] allows a relatively large unit capacitance by reducing the required number of capacitors. However, it requires a large (10pF) S/H capacitor for precise operation. The ADC presented in [3] needs large logic circuits to implement a complex calibration. The converter presented in [4] is a pipelined ADC. The pipelined architecture overcomes the unit capacitance issue of SAR, but the area and the power consumption of the amplifiers are still large.","PeriodicalId":6418,"journal":{"name":"2010 IEEE International Solid-State Circuits Conference - (ISSCC)","volume":"171 1","pages":"382-383"},"PeriodicalIF":0.0000,"publicationDate":"2010-03-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"29","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Solid-State Circuits Conference - (ISSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2010.5433968","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 29

Abstract

In 10b SAR ADCs, one of the major design challenges is the large number of capacitors for implementing the capacitor array. A large unit capacitance should be used due to the design constraint of capacitor mismatches and/or layout design rules. As a result, the total capacitance is typically much larger than what is required by kT/C noise. In [1], a 10-bit SAR ADC is presented that achieves an area of 0.075mm2 with a charge redistribution architecture using a small unit capacitance of 10fF, while SNDR is low becasue of using such a small unit capacitance. The charge-sharing SAR proposed in [2] allows a relatively large unit capacitance by reducing the required number of capacitors. However, it requires a large (10pF) S/H capacitor for precise operation. The ADC presented in [3] needs large logic circuits to implement a complex calibration. The converter presented in [4] is a pipelined ADC. The pipelined architecture overcomes the unit capacitance issue of SAR, but the area and the power consumption of the amplifiers are still large.
一个0.06mm2 8.9b ENOB 40MS/s的65nm CMOS流水线SAR ADC
在10b SAR adc中,主要的设计挑战之一是用于实现电容器阵列的大量电容器。由于电容不匹配的设计约束和/或布局设计规则,应使用较大的单位电容。因此,总电容通常比kT/C噪声所要求的大得多。在[1]中,提出了一个10位SAR ADC,该ADC使用10fF的小单位电容实现了0.075mm2的电荷再分配架构,而由于使用了如此小的单位电容,SNDR很低。[2]中提出的电荷共享SAR通过减少所需的电容器数量,实现了相对较大的单位电容。然而,它需要一个大的(10pF) S/H电容器来精确操作。[3]中提出的ADC需要大型逻辑电路来实现复杂的校准。[4]中给出的转换器是一个流水线ADC。流水线结构克服了SAR的单位电容问题,但放大器的面积和功耗仍然很大。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信