Raunak M. Borwankar, M. Haider, R. Ludwig, Y. Massoud
{"title":"An Ultra-Low-Power, High Gain Mixer for Smart Cities Applications","authors":"Raunak M. Borwankar, M. Haider, R. Ludwig, Y. Massoud","doi":"10.1109/MWSYM.2018.8439410","DOIUrl":null,"url":null,"abstract":"A high gain, ultra-low-power mixer in 45 nm standard CMOS process is presented. The mixer is designed by using coupling capacitors across drain-gate of the transconductance stages. The proposed mixer achieves a conversion gain of 18.5 dB and noise-figure of 19.2 dB at LO power of 0 dBm. The mixer achieves 14.5 dBm IIP3 and −16.2 dB $\\mathbf{P}_{1dB}$ for RF signal of 5.9 GHz. Operating at 0.4 V supply, the mixer consumes 170 $\\mu \\mathbf{W}$ power for RF frequencies of 2.4-5.9 GHz. The layout area of mixer core is 0.0046 mm2. Post-layout simulations demonstrate that the proposed design achieves a very high figure-of-merit when compared to other state-of-the-art down-conversion CMOS mixers.","PeriodicalId":6675,"journal":{"name":"2018 IEEE/MTT-S International Microwave Symposium - IMS","volume":"81 3 1","pages":"822-824"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE/MTT-S International Microwave Symposium - IMS","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2018.8439410","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
A high gain, ultra-low-power mixer in 45 nm standard CMOS process is presented. The mixer is designed by using coupling capacitors across drain-gate of the transconductance stages. The proposed mixer achieves a conversion gain of 18.5 dB and noise-figure of 19.2 dB at LO power of 0 dBm. The mixer achieves 14.5 dBm IIP3 and −16.2 dB $\mathbf{P}_{1dB}$ for RF signal of 5.9 GHz. Operating at 0.4 V supply, the mixer consumes 170 $\mu \mathbf{W}$ power for RF frequencies of 2.4-5.9 GHz. The layout area of mixer core is 0.0046 mm2. Post-layout simulations demonstrate that the proposed design achieves a very high figure-of-merit when compared to other state-of-the-art down-conversion CMOS mixers.