{"title":"Linearization of CMOS LNA's via optimum gate biasing","authors":"V. Aparin, Gary Brown, L. Larson","doi":"10.1109/ISCAS.2004.1329112","DOIUrl":null,"url":null,"abstract":"A FET linearization technique based on optimum gate biasing is investigated at RF. A novel bias circuit is proposed to generate the gate voltage for zero 3rd-order nonlinearity of the FET transconductance. The measured data show that a peak in IIP/sub 3/ occurs at a gate voltage slightly different from the one predicted by the dc theory. The origins of this offset are explained based on a Volterra series analysis and confirmed experimentally. The technique was used in a 0.25 /spl mu/m CMOS cellular-band CDMA LNA. At the optimum bias, the amplifier achieved a NF of 1.8 dB, an IIP/sub 3/ of +10.5 dBm, and a power gain of 14.6 dB with a current consumption of only 2 mA from 2.7 V supply.","PeriodicalId":6445,"journal":{"name":"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)","volume":"30 1","pages":"IV-748"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"145","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCAS.2004.1329112","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 145
Abstract
A FET linearization technique based on optimum gate biasing is investigated at RF. A novel bias circuit is proposed to generate the gate voltage for zero 3rd-order nonlinearity of the FET transconductance. The measured data show that a peak in IIP/sub 3/ occurs at a gate voltage slightly different from the one predicted by the dc theory. The origins of this offset are explained based on a Volterra series analysis and confirmed experimentally. The technique was used in a 0.25 /spl mu/m CMOS cellular-band CDMA LNA. At the optimum bias, the amplifier achieved a NF of 1.8 dB, an IIP/sub 3/ of +10.5 dBm, and a power gain of 14.6 dB with a current consumption of only 2 mA from 2.7 V supply.