{"title":"Small-signal and signal-flow-graph modeling of switched Z-source impedance network","authors":"C.J. Gajanayake;D.M. Vilathgamuwa;Poh Chiang Loh","doi":"10.1109/LPEL.2005.859771","DOIUrl":null,"url":null,"abstract":"The Z-source inverter is a recently proposed converter topology that uses a unique X-shaped impedance network on its dc side for achieving both voltage-buck and boost capabilities. In the process of designing control schemes for the Z-source inverter, knowledge of the transfer function representing its unique dc impedance network is essential. Toward this end, this letter presents dynamic small-signal modeling of the Z-source impedance network using perturbed mathematical analysis and a signal-flow graph with parasitic components taken into consideration. In particular, the developed average control-to-output model reveals the presence of a right-hand-plane zero in the network transfer function, whose trajectories with variations in network parameters can be studied using classical root-locus analyses. Using the graphical signal-flow modeling approach, various disturbance-to-output transfer functions can also be derived with their parameter sensitivity similarly studied. Lastly, simulation and experimental results are presented for verifying the dynamic phenomena identified in this letter.","PeriodicalId":100635,"journal":{"name":"IEEE Power Electronics Letters","volume":"3 3","pages":"111-116"},"PeriodicalIF":0.0000,"publicationDate":"2005-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://sci-hub-pdf.com/10.1109/LPEL.2005.859771","citationCount":"120","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Power Electronics Letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/1525006/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 120
Abstract
The Z-source inverter is a recently proposed converter topology that uses a unique X-shaped impedance network on its dc side for achieving both voltage-buck and boost capabilities. In the process of designing control schemes for the Z-source inverter, knowledge of the transfer function representing its unique dc impedance network is essential. Toward this end, this letter presents dynamic small-signal modeling of the Z-source impedance network using perturbed mathematical analysis and a signal-flow graph with parasitic components taken into consideration. In particular, the developed average control-to-output model reveals the presence of a right-hand-plane zero in the network transfer function, whose trajectories with variations in network parameters can be studied using classical root-locus analyses. Using the graphical signal-flow modeling approach, various disturbance-to-output transfer functions can also be derived with their parameter sensitivity similarly studied. Lastly, simulation and experimental results are presented for verifying the dynamic phenomena identified in this letter.