{"title":"High performance PLL for multiband GSM applications","authors":"U. Nanda, D. P. Acharya, D. Nayak, P. Rout","doi":"10.1504/IJNP.2018.094049","DOIUrl":null,"url":null,"abstract":"Dead zone very often poses to be a limitation in the high performance phase locked loops (PLLs). The design of a dead zone free PLL with fast locking and low phase noise capability is proposed. This is achieved by using a voltage variable delay element (VVDE) in the feedback path or reset path of the phase frequency detector (PFD). A feedback from one of the inputs of charge pump circuit is used to retain the overall PFD delay slightly positive to escape dead zone at lesser phase noise. The PLL performance with this proposed PFD is analysed in the cadence design environment. It attains phase noise of –110.5 dBc/Hz at 1 MHz offset frequency which is superior as compared to the other two reported techniques. Achieving this superior phase noise performance the PLL consumes lesser power of 2.56 mW at the cost of 5% extra physical area. This performance is also compared with that of PLL where no delay and fixed delay element is used to reduce the dead zone.","PeriodicalId":14016,"journal":{"name":"International Journal of Nanoparticles","volume":"10 1","pages":"244"},"PeriodicalIF":0.0000,"publicationDate":"2018-08-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"https://sci-hub-pdf.com/10.1504/IJNP.2018.094049","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Nanoparticles","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1504/IJNP.2018.094049","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 2
Abstract
Dead zone very often poses to be a limitation in the high performance phase locked loops (PLLs). The design of a dead zone free PLL with fast locking and low phase noise capability is proposed. This is achieved by using a voltage variable delay element (VVDE) in the feedback path or reset path of the phase frequency detector (PFD). A feedback from one of the inputs of charge pump circuit is used to retain the overall PFD delay slightly positive to escape dead zone at lesser phase noise. The PLL performance with this proposed PFD is analysed in the cadence design environment. It attains phase noise of –110.5 dBc/Hz at 1 MHz offset frequency which is superior as compared to the other two reported techniques. Achieving this superior phase noise performance the PLL consumes lesser power of 2.56 mW at the cost of 5% extra physical area. This performance is also compared with that of PLL where no delay and fixed delay element is used to reduce the dead zone.