A Photonic Time-Interleaved ADC Architecture Based on Optical Clock Distribution and Elector-Optical Modulation Technology

IF 0.6 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC
Fangxing Lyu, Zekang Xiong, Fei Li, Xin Fang
{"title":"A Photonic Time-Interleaved ADC Architecture Based on Optical Clock Distribution and Elector-Optical Modulation Technology","authors":"Fangxing Lyu, Zekang Xiong, Fei Li, Xin Fang","doi":"10.1166/jno.2023.3409","DOIUrl":null,"url":null,"abstract":"A photonic time-interleaved analog-to-digital conversion (PTIADC) scheme by exploring optical clock distribution technology and elector-optical modulation technology is presented in this work. In the proposed PTIADC system, the interleaved sampling clocks for several channel analog-to-digital\n converters (ADCs) are implemented by optical clocks. A proof-of-concept experiment with a four-channel 400 MS/s PTIADC system has been achieved, and the performance has been experimentally demonstrated. Experimental results show that the proposed method can offer four-channel clock signals\n with low-timing jitters. The effective number of bits (ENOB) of the constructed PTIADC is ∼6 bits. Additionally, timing mismatch calibration via conveniently adjusting the length of optical delay lines produces a 26 dB spur suppression.","PeriodicalId":16446,"journal":{"name":"Journal of Nanoelectronics and Optoelectronics","volume":" ","pages":""},"PeriodicalIF":0.6000,"publicationDate":"2023-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Nanoelectronics and Optoelectronics","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1166/jno.2023.3409","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

A photonic time-interleaved analog-to-digital conversion (PTIADC) scheme by exploring optical clock distribution technology and elector-optical modulation technology is presented in this work. In the proposed PTIADC system, the interleaved sampling clocks for several channel analog-to-digital converters (ADCs) are implemented by optical clocks. A proof-of-concept experiment with a four-channel 400 MS/s PTIADC system has been achieved, and the performance has been experimentally demonstrated. Experimental results show that the proposed method can offer four-channel clock signals with low-timing jitters. The effective number of bits (ENOB) of the constructed PTIADC is ∼6 bits. Additionally, timing mismatch calibration via conveniently adjusting the length of optical delay lines produces a 26 dB spur suppression.
基于光时钟分布和电光调制技术的光子时间交错ADC结构
本文提出了一种探索光时钟分配技术和电光调制技术的光子时间交错模数转换(PTIADC)方案。在所提出的PTIADC系统中,多个通道模数转换器(adc)的交错采样时钟由光时钟实现。在四通道400 MS/s PTIADC系统上进行了概念验证实验,并对其性能进行了实验验证。实验结果表明,该方法可以提供低时序抖动的四通道时钟信号。所构建的PTIADC的有效位数(ENOB)为~ 6位。此外,通过方便地调整光延迟线的长度进行时序失配校准,可产生26 dB的杂散抑制。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Journal of Nanoelectronics and Optoelectronics
Journal of Nanoelectronics and Optoelectronics 工程技术-工程:电子与电气
自引率
16.70%
发文量
48
审稿时长
12.5 months
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信