Pengkun Tian;Feida Chen;Thomas M. Jahns;Bulent Sarlioglu
{"title":"The Effect of Gate Drive Resistance on the CM EMI Performance of the Balanced Inverter With Asymmetrical Parasitic Impedance Distribution","authors":"Pengkun Tian;Feida Chen;Thomas M. Jahns;Bulent Sarlioglu","doi":"10.1109/TIA.2024.3446748","DOIUrl":null,"url":null,"abstract":"This paper presents an investigation of the effects of the gate drive resistance on the performance of the balanced inverter used for common-mode voltage cancellation. A simplified analytical common-mode voltage model that incorporates the circuit stray inductances is derived to capture the impact of the gate drive resistance on the effectiveness of common-mode voltage cancellation during switching transients. Experiments with different gate drive resistance have been implemented to evaluate the proposed analytical model on a 30-kW hardware demonstrator unit. The experimental results show raising the gate resistance from 4 Ω to 8 Ω reduces the peak value of the source common-mode voltage frequency spectrum by approx. 6 dB, and the inverter power loss increases by approx. 54%, highlighting the performance tradeoffs associated with this technique.","PeriodicalId":13337,"journal":{"name":"IEEE Transactions on Industry Applications","volume":"60 6","pages":"9052-9065"},"PeriodicalIF":4.2000,"publicationDate":"2024-08-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Industry Applications","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10640250/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents an investigation of the effects of the gate drive resistance on the performance of the balanced inverter used for common-mode voltage cancellation. A simplified analytical common-mode voltage model that incorporates the circuit stray inductances is derived to capture the impact of the gate drive resistance on the effectiveness of common-mode voltage cancellation during switching transients. Experiments with different gate drive resistance have been implemented to evaluate the proposed analytical model on a 30-kW hardware demonstrator unit. The experimental results show raising the gate resistance from 4 Ω to 8 Ω reduces the peak value of the source common-mode voltage frequency spectrum by approx. 6 dB, and the inverter power loss increases by approx. 54%, highlighting the performance tradeoffs associated with this technique.
期刊介绍:
The scope of the IEEE Transactions on Industry Applications includes all scope items of the IEEE Industry Applications Society, that is, the advancement of the theory and practice of electrical and electronic engineering in the development, design, manufacture, and application of electrical systems, apparatus, devices, and controls to the processes and equipment of industry and commerce; the promotion of safe, reliable, and economic installations; industry leadership in energy conservation and environmental, health, and safety issues; the creation of voluntary engineering standards and recommended practices; and the professional development of its membership.