{"title":"Low power and energy efficient design of ternary D-latch based on CNTFET-RRAM technology","authors":"Tabassum Khurshid, Vikram Singh","doi":"10.1007/s41870-024-02135-y","DOIUrl":null,"url":null,"abstract":"<p>This paper presents a ternary D-latch design using resistive random-access memory (RRAM) and carbon nanotube field effect transistor (CNTFET) technology. The property of multi-threshold in CNTFETs and multi-level cell in RRAM is utilized in designing ternary logic circuits. The advantages of ternary logic provide best substitute to replace conventional binary logic system such as less interconnect complexity, enhanced information density, compact chip area and fast computational ability. As a result, the ternary system offers digital designs that are easy to implement while maintaining both high energy efficiency and rapid signal processing. This paper presents a ternary D-latch circuit utilizing CNTFET-RRAM based ternary logic gates including standard ternary inverter (STI) and ternary NAND (TNAND). The proposed design provides 0.863 nW power consumption and 12 ps delay.</p>","PeriodicalId":14138,"journal":{"name":"International Journal of Information Technology","volume":"22 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-08-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Information Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1007/s41870-024-02135-y","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a ternary D-latch design using resistive random-access memory (RRAM) and carbon nanotube field effect transistor (CNTFET) technology. The property of multi-threshold in CNTFETs and multi-level cell in RRAM is utilized in designing ternary logic circuits. The advantages of ternary logic provide best substitute to replace conventional binary logic system such as less interconnect complexity, enhanced information density, compact chip area and fast computational ability. As a result, the ternary system offers digital designs that are easy to implement while maintaining both high energy efficiency and rapid signal processing. This paper presents a ternary D-latch circuit utilizing CNTFET-RRAM based ternary logic gates including standard ternary inverter (STI) and ternary NAND (TNAND). The proposed design provides 0.863 nW power consumption and 12 ps delay.