Linqiang Xu, Yue Hu, Lianqiang Xu, Lin Xu, Qiuhui Li, Aili Wang, Chit Siong Lau, Jing Lu, Yee Sin Ang
{"title":"Ab Initio Device-Driven Screening of Sub-1-nm Thickness Oxide Semiconductors for Future CMOS Technology Nodes","authors":"Linqiang Xu, Yue Hu, Lianqiang Xu, Lin Xu, Qiuhui Li, Aili Wang, Chit Siong Lau, Jing Lu, Yee Sin Ang","doi":"arxiv-2409.08096","DOIUrl":null,"url":null,"abstract":"Ultrathin oxide semiconductors with sub-1-nm thickness are promising building\nblocks for ultrascaled field-effect transistor (FET) applications due to their\nresilience against short-channel effects, high air stability, and potential for\nlow-energy device operation. However, the n-type dominance of ultrathin oxide\nFET has hindered their integration into complementary metal-oxide-semiconductor\n(CMOS) technology, which requires both n-and p-type devices. Here we develop an\nab initio device-driven computational screening workflow to identify sub-1-nm\nthickness oxide semiconductors for sub-5-nm FET applications. We demonstrate\nthat ultrathin CaO2, CaO, and SrO are compatible with p-type device operations\nunder both high-performance (HP) and low-power (LP) requirements specified by\nthe International Technology Roadmap of Semiconductors (ITRS), thereby\nexpanding the limited family of p-type oxide semiconductors. Notably, CaO and\nSrO emerge as the first-of-kind sub-1-nm thickness oxide semiconductors capable\nof simultaneously meeting the ITRS HP and LP criteria for both n-and p-type\ndevices. CaO and SrO FETs outperform many existing low-dimensional\nsemiconductors, exhibiting scalability below 5-nm gate length. Our findings\noffer a pioneering effort in the ab initio, device-driven screening of sub-1-nm\nthickness oxide semiconductors, significantly broadening the material candidate\npool for future CMOS technology nodes.","PeriodicalId":501083,"journal":{"name":"arXiv - PHYS - Applied Physics","volume":"1 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-09-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"arXiv - PHYS - Applied Physics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/arxiv-2409.08096","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Ultrathin oxide semiconductors with sub-1-nm thickness are promising building
blocks for ultrascaled field-effect transistor (FET) applications due to their
resilience against short-channel effects, high air stability, and potential for
low-energy device operation. However, the n-type dominance of ultrathin oxide
FET has hindered their integration into complementary metal-oxide-semiconductor
(CMOS) technology, which requires both n-and p-type devices. Here we develop an
ab initio device-driven computational screening workflow to identify sub-1-nm
thickness oxide semiconductors for sub-5-nm FET applications. We demonstrate
that ultrathin CaO2, CaO, and SrO are compatible with p-type device operations
under both high-performance (HP) and low-power (LP) requirements specified by
the International Technology Roadmap of Semiconductors (ITRS), thereby
expanding the limited family of p-type oxide semiconductors. Notably, CaO and
SrO emerge as the first-of-kind sub-1-nm thickness oxide semiconductors capable
of simultaneously meeting the ITRS HP and LP criteria for both n-and p-type
devices. CaO and SrO FETs outperform many existing low-dimensional
semiconductors, exhibiting scalability below 5-nm gate length. Our findings
offer a pioneering effort in the ab initio, device-driven screening of sub-1-nm
thickness oxide semiconductors, significantly broadening the material candidate
pool for future CMOS technology nodes.