Fast synchronization with enhanced switching control for grid-tied single-phase square wave inverter using FPGA

Tharnisha Sithananthan, Afarulrazi Abu Bakar, Balarajan Sannasy, Wahyu Mulyo Utomo, Taufik Taufik
{"title":"Fast synchronization with enhanced switching control for grid-tied single-phase square wave inverter using FPGA","authors":"Tharnisha Sithananthan, Afarulrazi Abu Bakar, Balarajan Sannasy, Wahyu Mulyo Utomo, Taufik Taufik","doi":"10.11591/ijpeds.v15.i2.pp1105-1116","DOIUrl":null,"url":null,"abstract":"Research on grid synchronization has been conducted worldwide by researchers in conjunction with the development of innovative technologies, such as dedicated short-range communication (DSRC) and cellular vehicle-to-everything (C-V2X). However, grid-connected inverters face several challenges, mainly the mismatch in voltage amplitude, frequency, and phase angle, as well as grid voltage disturbance and grid faults. Thus, the control algorithm of this research mainly focused on a half-cycle algorithm to design an enhanced digital switching control for fast synchronization using an FPGA. The control algorithm was developed based on zero-crossing detection (ZCD) and digital phase-locked loop (PLL) modeling techniques using the hardware description language (HDL) and a combination of digital logic blocks in Quartus II software, where the proposed switching was applied using the square-wave switching technique through a 300-watt full-bridge experimental prototype. The performance of the proposed technique was studied, where the total harmonic distortion (THD) for voltage and current resulted in a percentage reduction of 89.29% and 78.05% for voltage and current, respectively, after filter implementation. Also, the resulting signal synchronized in every half cycle and matched the voltage amplitude, frequency, and phase angle of the grid signal in 10 ms.","PeriodicalId":355274,"journal":{"name":"International Journal of Power Electronics and Drive Systems (IJPEDS)","volume":"1 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Power Electronics and Drive Systems (IJPEDS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.11591/ijpeds.v15.i2.pp1105-1116","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Research on grid synchronization has been conducted worldwide by researchers in conjunction with the development of innovative technologies, such as dedicated short-range communication (DSRC) and cellular vehicle-to-everything (C-V2X). However, grid-connected inverters face several challenges, mainly the mismatch in voltage amplitude, frequency, and phase angle, as well as grid voltage disturbance and grid faults. Thus, the control algorithm of this research mainly focused on a half-cycle algorithm to design an enhanced digital switching control for fast synchronization using an FPGA. The control algorithm was developed based on zero-crossing detection (ZCD) and digital phase-locked loop (PLL) modeling techniques using the hardware description language (HDL) and a combination of digital logic blocks in Quartus II software, where the proposed switching was applied using the square-wave switching technique through a 300-watt full-bridge experimental prototype. The performance of the proposed technique was studied, where the total harmonic distortion (THD) for voltage and current resulted in a percentage reduction of 89.29% and 78.05% for voltage and current, respectively, after filter implementation. Also, the resulting signal synchronized in every half cycle and matched the voltage amplitude, frequency, and phase angle of the grid signal in 10 ms.
利用 FPGA 实现并网单相方波逆变器的快速同步和增强型开关控制
随着专用短程通信(DSRC)和蜂窝式车对物(C-V2X)等创新技术的发展,世界各地的研究人员都在开展电网同步研究。然而,并网逆变器面临着一些挑战,主要是电压幅值、频率和相角的不匹配,以及电网电压扰动和电网故障。因此,本研究的控制算法主要侧重于半周期算法,利用 FPGA 设计一种增强型数字开关控制,以实现快速同步。控制算法的开发基于零交叉检测(ZCD)和数字锁相环(PLL)建模技术,使用硬件描述语言(HDL)和 Quartus II 软件中的数字逻辑块组合,通过一个 300 瓦全桥实验原型,使用方波开关技术应用所提出的开关。对拟议技术的性能进行了研究,结果显示,在实施滤波器后,电压和电流的总谐波失真(THD)分别降低了 89.29% 和 78.05%。此外,产生的信号每半个周期同步一次,并在 10 毫秒内与电网信号的电压幅值、频率和相位角相匹配。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信