{"title":"A novel low-power full swing hybrid full adder-based 7:3 counter for MBW multiplier","authors":"Biswarup Mukherjee","doi":"10.1007/s12046-024-02537-5","DOIUrl":null,"url":null,"abstract":"<p>Counter circuits play a crucial role in Modified Booth Wallace (MBW) tree multiplier architectures, serving as fundamental partial product accumulation circuits. In this paper, we propose a novel architecture for a low-power 7:3 counter based on hybrid full adders (HFAs). Two new designs of HFAs are introduced to realize this counter, enabling the implementation of a 7:3 counter with only 54 transistors. Simulation results demonstrate that the proposed HFA-based 7:3 counter architecture consumes a power of 22.6 µW with a latency of 305 ps, showcasing significant improvements in power-delay-product compared to state-of-the-art designs.</p>","PeriodicalId":21498,"journal":{"name":"Sādhanā","volume":"40 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-05-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sādhanā","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1007/s12046-024-02537-5","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Counter circuits play a crucial role in Modified Booth Wallace (MBW) tree multiplier architectures, serving as fundamental partial product accumulation circuits. In this paper, we propose a novel architecture for a low-power 7:3 counter based on hybrid full adders (HFAs). Two new designs of HFAs are introduced to realize this counter, enabling the implementation of a 7:3 counter with only 54 transistors. Simulation results demonstrate that the proposed HFA-based 7:3 counter architecture consumes a power of 22.6 µW with a latency of 305 ps, showcasing significant improvements in power-delay-product compared to state-of-the-art designs.