Design and Comparison of Constant Transconductance Architectures

Rajath Ithal H. L., S. N., M. A. S.,, Nikhil B. G.
{"title":"Design and Comparison of Constant Transconductance Architectures","authors":"Rajath Ithal H. L., S. N., M. A. S.,, Nikhil B. G.","doi":"10.37394/232017.2024.15.3","DOIUrl":null,"url":null,"abstract":"Constant transconductance (Gm) biasing circuits, as the name suggests, generate a bias current that ensures that the Gm of a MOS transistor remains constant. The Gm of a MOS transistor is a very important parameter as various other parameters of a circuit such as the gain, UGB (Unity Gain Bandwidth, poles, and zeros are strongly dependent upon it. Every analog circuit in a chip is subjected to varying PVT (Process, Voltage, and Temperature) conditions. This leads to a varying Gm of the devices, and hence the parameters such as the gain and UGB also tend to vary. Hence, constant Gm biasing is crucial in systems, where the parameters are expected to be constant regardless of the external factors. The majority of constant Gm biasing circuits make use of an external off-chip resistor. While this is a reasonable solution, it adds to the cost, area, and complexity of the solution. Hence, it is vital to model and design all the required functionalities within the chip, eliminating the requirement for any external components. In this paper, different architectures of constant Gm biasing circuits are designed and simulated in Cadence Virtuoso software. The proposed architecture has an error of 6.42% in the variation of transconductance, which is a significant improvement concerning the other architectures simulated. Additionally, the proposed architecture does not require any off-chip components while the other architectures require an off-chip resistor. Hence, the proposed solution has reduced cost and complexity.","PeriodicalId":489755,"journal":{"name":"WSEAS Transactions on Electronics","volume":"35 6","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-04-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"WSEAS Transactions on Electronics","FirstCategoryId":"0","ListUrlMain":"https://doi.org/10.37394/232017.2024.15.3","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Constant transconductance (Gm) biasing circuits, as the name suggests, generate a bias current that ensures that the Gm of a MOS transistor remains constant. The Gm of a MOS transistor is a very important parameter as various other parameters of a circuit such as the gain, UGB (Unity Gain Bandwidth, poles, and zeros are strongly dependent upon it. Every analog circuit in a chip is subjected to varying PVT (Process, Voltage, and Temperature) conditions. This leads to a varying Gm of the devices, and hence the parameters such as the gain and UGB also tend to vary. Hence, constant Gm biasing is crucial in systems, where the parameters are expected to be constant regardless of the external factors. The majority of constant Gm biasing circuits make use of an external off-chip resistor. While this is a reasonable solution, it adds to the cost, area, and complexity of the solution. Hence, it is vital to model and design all the required functionalities within the chip, eliminating the requirement for any external components. In this paper, different architectures of constant Gm biasing circuits are designed and simulated in Cadence Virtuoso software. The proposed architecture has an error of 6.42% in the variation of transconductance, which is a significant improvement concerning the other architectures simulated. Additionally, the proposed architecture does not require any off-chip components while the other architectures require an off-chip resistor. Hence, the proposed solution has reduced cost and complexity.
恒定跨导架构的设计与比较
顾名思义,恒定跨导(Gm)偏置电路产生的偏置电流可确保 MOS 晶体管的 Gm 保持恒定。MOS 晶体管的 Gm 是一个非常重要的参数,因为电路的其他各种参数,如增益、UGB(统一增益带宽)、极点和零点都与它密切相关。芯片中的每个模拟电路都会受到不同的 PVT(工艺、电压和温度)条件的影响。这导致器件的 Gm 不断变化,因此增益和 UGB 等参数也会随之变化。因此,恒定 Gm 偏置在系统中至关重要,因为在这些系统中,无论外部因素如何变化,参数都应保持恒定。大多数恒定 Gm 偏置电路都使用外部片外电阻器。虽然这是一种合理的解决方案,但却增加了解决方案的成本、面积和复杂性。因此,必须在芯片内建模和设计所有所需的功能,消除对任何外部元件的需求。本文在 Cadence Virtuoso 软件中设计并模拟了恒定 Gm 偏置电路的不同架构。所提出的架构在跨导变化方面的误差为 6.42%,与模拟的其他架构相比有显著改善。此外,拟议的架构不需要任何片外元件,而其他架构则需要一个片外电阻器。因此,建议的解决方案降低了成本和复杂性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
CiteScore
0.80
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信