A topology optimization of on-chip planar inductor based on evolutional on/off method and CMA-ES

COMPEL Pub Date : 2024-04-02 DOI:10.1108/compel-10-2023-0503
Takahiro Sato, Kota Watanabe
{"title":"A topology optimization of on-chip planar inductor based on evolutional on/off method and CMA-ES","authors":"Takahiro Sato, Kota Watanabe","doi":"10.1108/compel-10-2023-0503","DOIUrl":null,"url":null,"abstract":"<h3>Purpose</h3>\n<p>There are few reports that evolutional topology optimization methods are applied to the conductor geometry design problems. This paper aims to propose an evolutional topology optimization method is applied to the conductor design problems of an on-chip inductor model.</p><!--/ Abstract__block -->\n<h3>Design/methodology/approach</h3>\n<p>This paper presents a topology optimization method for conductor shape designs. This method is based on the normalized Gaussian network-based evolutional on/off topology optimization method and the covariance matrix adaptation evolution strategy. As a target device, an on-chip planer inductor is used, and single- and multi-objective optimization problems are defined. These optimization problems are solved by the proposed method.</p><!--/ Abstract__block -->\n<h3>Findings</h3>\n<p>Through the single- and multi-objective optimizations of the on-chip inductor, it is shown that the conductor shapes of the inductor can be optimized based on the proposed methods.</p><!--/ Abstract__block -->\n<h3>Originality/value</h3>\n<p>The proposed topology optimization method is applicable to the conductor design problems in that the connectivity of the shapes is strongly required.</p><!--/ Abstract__block -->","PeriodicalId":501376,"journal":{"name":"COMPEL","volume":"301 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-04-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"COMPEL","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1108/compel-10-2023-0503","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Purpose

There are few reports that evolutional topology optimization methods are applied to the conductor geometry design problems. This paper aims to propose an evolutional topology optimization method is applied to the conductor design problems of an on-chip inductor model.

Design/methodology/approach

This paper presents a topology optimization method for conductor shape designs. This method is based on the normalized Gaussian network-based evolutional on/off topology optimization method and the covariance matrix adaptation evolution strategy. As a target device, an on-chip planer inductor is used, and single- and multi-objective optimization problems are defined. These optimization problems are solved by the proposed method.

Findings

Through the single- and multi-objective optimizations of the on-chip inductor, it is shown that the conductor shapes of the inductor can be optimized based on the proposed methods.

Originality/value

The proposed topology optimization method is applicable to the conductor design problems in that the connectivity of the shapes is strongly required.

基于进化开/关法和 CMA-ES 的片上平面电感器拓扑优化
目的将进化拓扑优化方法应用于导体几何设计问题的报道很少。本文旨在提出一种应用于片上电感器模型导体设计问题的进化拓扑优化方法。该方法基于基于归一化高斯网络的进化开/关拓扑优化方法和协方差矩阵自适应进化策略。以片上平面电感器为目标器件,定义了单目标和多目标优化问题。研究结果通过对片上电感器进行单目标和多目标优化,表明基于所提出的方法可以优化电感器的导体形状。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信