Bonding Property of Flip-Chip Chip-Scale Package with Vacuum Reflow and Thermal Compression Bonding Processes

So-Hee Hyun, Hye Min Lee, Mi-Song Kim, Won Sik Hong
{"title":"Bonding Property of Flip-Chip Chip-Scale Package with Vacuum Reflow and Thermal Compression Bonding Processes","authors":"So-Hee Hyun, Hye Min Lee, Mi-Song Kim, Won Sik Hong","doi":"10.5781/jwj.2023.41.5.9","DOIUrl":null,"url":null,"abstract":"The package-on-package technology has been developed to facilitate high-density integration of semiconductor packaging. As the solder bump pitch is decreased, the void content in solder bump joints increases, thereby decreasing its reliability. Consequently, vacuum reflow (VR) is used to increase void fluidity and decrease void content in micro bump joints. Generally, silicon chips in application processor modules are bonded using thermal compression (TC) bonding, followed by the attachment of passive components through hot air reflow soldering. However, the simultaneous bonding of Si chips and passive components using VR can improve productivity.In this study, we performed TC and VR bonding without additional solder pastes, between an Si chip with a Cu pillar/Sn-2.5Ag bump and a bismaleimide triazine substrate plated with electroless-nickel electroless-palladium immersion-gold. It was observed that the void content at the Si chip solder joints yielded by VR (10.8%) was similar to that yielded by TC (11.2%). Furthermore, the Si chip solder joint of the VR sample was thicker than that of the TC sample. This process also resulted in the formation of the intermetallic compounds Cu<sub>6</sub>Sn<sub>5</sub>, (Cu,Ni)<sub>6</sub>Sn<sub>5</sub>, Ag<sub>3</sub>Sn, and Ni<sub>3</sub>P, at the Si chip solder joints. The results of this study suggest that co-bonding of active and passive components is possible through VR soldering for semiconductor packaging.","PeriodicalId":490600,"journal":{"name":"Journal of welding and joining (Online)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-10-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of welding and joining (Online)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.5781/jwj.2023.41.5.9","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The package-on-package technology has been developed to facilitate high-density integration of semiconductor packaging. As the solder bump pitch is decreased, the void content in solder bump joints increases, thereby decreasing its reliability. Consequently, vacuum reflow (VR) is used to increase void fluidity and decrease void content in micro bump joints. Generally, silicon chips in application processor modules are bonded using thermal compression (TC) bonding, followed by the attachment of passive components through hot air reflow soldering. However, the simultaneous bonding of Si chips and passive components using VR can improve productivity.In this study, we performed TC and VR bonding without additional solder pastes, between an Si chip with a Cu pillar/Sn-2.5Ag bump and a bismaleimide triazine substrate plated with electroless-nickel electroless-palladium immersion-gold. It was observed that the void content at the Si chip solder joints yielded by VR (10.8%) was similar to that yielded by TC (11.2%). Furthermore, the Si chip solder joint of the VR sample was thicker than that of the TC sample. This process also resulted in the formation of the intermetallic compounds Cu6Sn5, (Cu,Ni)6Sn5, Ag3Sn, and Ni3P, at the Si chip solder joints. The results of this study suggest that co-bonding of active and passive components is possible through VR soldering for semiconductor packaging.
真空回流焊和热压焊倒装芯片封装的键合性能
为了促进半导体封装的高密度集成,已经发展了包对包技术。随着凸点间距的减小,凸点中的空隙含量增加,从而降低了凸点的可靠性。因此,真空回流(VR)可以提高微碰撞节理的空隙流动性,降低空隙含量。通常,应用处理器模块中的硅芯片采用热压缩(TC)粘合,然后通过热风回流焊连接无源元件。然而,使用VR将硅片和无源元件同时键合可以提高生产率。在这项研究中,我们在一个带有Cu柱/Sn-2.5Ag凸起的硅芯片和一个镀有化学镍-化学钯浸金的双马酰亚胺三嗪衬底之间进行了TC和VR键合,没有额外的焊膏。结果表明,VR制得的硅片焊点气孔率(10.8%)与TC制得的气孔率(11.2%)相当。此外,VR样品的硅片焊点比TC样品的硅片焊点厚。该过程还导致在硅片焊点处形成Cu<sub>6</sub>Sn<sub>5</sub> (Cu,Ni)<sub>6</sub> sn>5</sub> Ag<sub>3</sub>Sn和Ni<sub>3</sub>P等金属间化合物。本研究结果表明,通过半导体封装的VR焊接,有源和无源元件的共键是可能的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信