Effects of metal work function and gate-Oxide dielectric on super high frequency Performance of a non-align junction DG-MOSFET based inverter in the sub -100 nm regime: a TCAD simulation Analysis

IF 1.1 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC
Banoth Vasu Naik, Arun Kumar Sinha
{"title":"Effects of metal work function and gate-Oxide dielectric on super high frequency Performance of a non-align junction DG-MOSFET based inverter in the <i>sub</i> -100 nm regime: a TCAD simulation Analysis","authors":"Banoth Vasu Naik, Arun Kumar Sinha","doi":"10.1080/00207217.2023.2278435","DOIUrl":null,"url":null,"abstract":"ABSTRACTThis paper presents simulation analysis of an inverter made from non-aligned double gate field effect transistors (NADGFETs) in Sub-100 nm regime. The inverter consists of n-channel NADGFET and p-channel NADGFET device with a channel length of 40 nm and 50% non-alignment between gate and source/drain. The response of the inverter was tested by a combination of gate dielectric constant (k) and metal work function (ϕ). Three gate dielectrics namely, SiO2 (k = 3.9), Si3N4 (k = 7.2), HfO2 (k = 24), and three metal work function namely tungsten (ϕ = 4.5 eV), molybdenum (ϕ = 4.75 eV), gold (ϕ = 5 eV), were considered in the NADGFET inverter. This paper defines a kϕ index as characterising parameter to explore the best response from inverter configuration with minimum propagation delay, and minimum power consumption at super-high frequency. The paper proposes to analyse the NADGNFET device, in term of ION current, ION/IOFF ratio, cut-off frequency, and gate delay. And observes that low k material with moderate metal work function gives best response. The work then simulates the inverter and group the results into voltage transfer curve (VTC), transient response, and power dissipation category. The result shows that when inverter was subjected to high frequency, all the kϕ combination responds good, however when the inverter was subjected to super-high frequency, the low value of kϕ combination performs well. Thus, the result concludes that SiO2-M2 combination will be best selection to get minimum propagation delay and dynamic power dissipation by the inverter. The test strategy presented in this paper on the basis of kϕ index can serve as benchmark to test inverter device at super-high frequency.KEYWORDS: Cut-off frequencyDG-MOSFETgate-oxide dielectrichigh-frequencyinvertermetal work functionpower consumptionSub-100nm deviceTransient simulationVoltage transfer curveDisclaimerAs a service to authors and researchers we are providing this version of an accepted manuscript (AM). Copyediting, typesetting, and review of the resulting proofs will be undertaken on this manuscript before final publication of the Version of Record (VoR). During production and pre-press, errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal relate to these versions also. AcknowledgmentsThe authors would like to express gratitude to VIT-AP management for their resources.Disclosure statementNo potential conflict of interest was reported by the author(s).","PeriodicalId":54961,"journal":{"name":"International Journal of Electronics","volume":"111 6","pages":"0"},"PeriodicalIF":1.1000,"publicationDate":"2023-11-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1080/00207217.2023.2278435","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

ABSTRACTThis paper presents simulation analysis of an inverter made from non-aligned double gate field effect transistors (NADGFETs) in Sub-100 nm regime. The inverter consists of n-channel NADGFET and p-channel NADGFET device with a channel length of 40 nm and 50% non-alignment between gate and source/drain. The response of the inverter was tested by a combination of gate dielectric constant (k) and metal work function (ϕ). Three gate dielectrics namely, SiO2 (k = 3.9), Si3N4 (k = 7.2), HfO2 (k = 24), and three metal work function namely tungsten (ϕ = 4.5 eV), molybdenum (ϕ = 4.75 eV), gold (ϕ = 5 eV), were considered in the NADGFET inverter. This paper defines a kϕ index as characterising parameter to explore the best response from inverter configuration with minimum propagation delay, and minimum power consumption at super-high frequency. The paper proposes to analyse the NADGNFET device, in term of ION current, ION/IOFF ratio, cut-off frequency, and gate delay. And observes that low k material with moderate metal work function gives best response. The work then simulates the inverter and group the results into voltage transfer curve (VTC), transient response, and power dissipation category. The result shows that when inverter was subjected to high frequency, all the kϕ combination responds good, however when the inverter was subjected to super-high frequency, the low value of kϕ combination performs well. Thus, the result concludes that SiO2-M2 combination will be best selection to get minimum propagation delay and dynamic power dissipation by the inverter. The test strategy presented in this paper on the basis of kϕ index can serve as benchmark to test inverter device at super-high frequency.KEYWORDS: Cut-off frequencyDG-MOSFETgate-oxide dielectrichigh-frequencyinvertermetal work functionpower consumptionSub-100nm deviceTransient simulationVoltage transfer curveDisclaimerAs a service to authors and researchers we are providing this version of an accepted manuscript (AM). Copyediting, typesetting, and review of the resulting proofs will be undertaken on this manuscript before final publication of the Version of Record (VoR). During production and pre-press, errors may be discovered which could affect the content, and all legal disclaimers that apply to the journal relate to these versions also. AcknowledgmentsThe authors would like to express gratitude to VIT-AP management for their resources.Disclosure statementNo potential conflict of interest was reported by the author(s).
金属功函数和栅极氧化物介电对亚100nm非对准结DG-MOSFET逆变器超高频性能影响的TCAD仿真分析
摘要本文对亚100nm非对准双栅场效应晶体管(nadgfet)逆变器进行了仿真分析。该逆变器由n通道NADGFET和p通道NADGFET器件组成,通道长度为40 nm,栅极和源极/漏极之间不对齐50%。通过栅极介电常数(k)和金属功函数(ϕ)的组合来测试逆变器的响应。在NADGFET逆变器中考虑了三种栅极介质,即SiO2 (k = 3.9), Si3N4 (k = 7.2), HfO2 (k = 24),以及三种金属功函数,即钨(φ = 4.5 eV),钼(φ = 4.75 eV),金(φ = 5 eV)。本文将kϕ指数定义为表征参数,以探索具有最小传播延迟的逆变器配置的最佳响应,以及超高频下的最小功耗。本文从离子电流、离子/IOFF比、截止频率和栅极延迟等方面对NADGNFET器件进行了分析。并观察到低k、中等金属功函数的材料得到最佳响应。然后对逆变器进行仿真,并将结果分为电压传递曲线(VTC)、瞬态响应和功耗三类。结果表明,当逆变器处于高频时,所有的kϕ组合响应良好,而当逆变器处于超高频时,低值的kϕ组合表现良好。因此,为了获得最小的传输延迟和逆变器的动态功耗,SiO2-M2组合是最佳选择。本文提出的基于kϕ指数的测试策略可以作为超高频逆变器测试的基准。关键词:截止频率、栅极- mosfet -氧化物电介质、高频逆变器、金属工作功能、功耗、100nm以下器件、瞬态仿真、电压传递曲线免责声明:作为对作者和研究人员的服务,我们提供此版本的接受稿件(AM)。在最终出版版本记录(VoR)之前,将对该手稿进行编辑、排版和审查。在制作和印前,可能会发现可能影响内容的错误,所有适用于期刊的法律免责声明也与这些版本有关。作者对viti - ap管理层提供的资源表示感谢。披露声明作者未报告潜在的利益冲突。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
International Journal of Electronics
International Journal of Electronics 工程技术-工程:电子与电气
CiteScore
3.30
自引率
15.40%
发文量
110
审稿时长
8 months
期刊介绍: The International Journal of Electronics (IJE) supports technical applications and developing research at the cutting edge of electronics. Encompassing a broad range of electronic topics, we are a leading electronics journal dedicated to quickly sharing new concepts and developments the field of electronics.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信