A High Gain, Low Power Operational Amplifier utilizing BiCMOS Class AB Output Stage

I.T Shruthi, Shreelekha Panchal, Sarita Uniyal, Dr. Shashidhar Tantry
{"title":"A High Gain, Low Power Operational Amplifier utilizing BiCMOS Class AB Output Stage","authors":"I.T Shruthi, Shreelekha Panchal, Sarita Uniyal, Dr. Shashidhar Tantry","doi":"10.1109/GCAT52182.2021.9587801","DOIUrl":null,"url":null,"abstract":"The schematic of class-AB yield stage with BJT, CMOS, BiCMOS is carried out in cadence virtuoso simulator. Every transistor size in the operational amp is designed, validated and BiCMOS operated at supply voltage of 3.3V. The proposed amplifier circuit utilizes a class-AB output stage comprising of PMOS and NMOS transistors along with NPN an PNP push pull circuit is made use. The BiCMOS circuit is made use to achieve advantage of CMOS as well as bipolar. Then, at that point Cascode amplifier stage-based op amp using CMOS Class-AB output and Cascode amplifier stage-based op amp using BiCMOS Class-AB output are compared.","PeriodicalId":436231,"journal":{"name":"2021 2nd Global Conference for Advancement in Technology (GCAT)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 2nd Global Conference for Advancement in Technology (GCAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GCAT52182.2021.9587801","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The schematic of class-AB yield stage with BJT, CMOS, BiCMOS is carried out in cadence virtuoso simulator. Every transistor size in the operational amp is designed, validated and BiCMOS operated at supply voltage of 3.3V. The proposed amplifier circuit utilizes a class-AB output stage comprising of PMOS and NMOS transistors along with NPN an PNP push pull circuit is made use. The BiCMOS circuit is made use to achieve advantage of CMOS as well as bipolar. Then, at that point Cascode amplifier stage-based op amp using CMOS Class-AB output and Cascode amplifier stage-based op amp using BiCMOS Class-AB output are compared.
一种高增益、低功耗的运算放大器,利用AB级的BiCMOS输出级
在节奏虚拟仿真器上对BJT、CMOS、BiCMOS等器件的ab级屈服阶段原理图进行了仿真。运算放大器中的每个晶体管尺寸都经过设计和验证,BiCMOS在3.3V的电源电压下工作。所提出的放大电路采用由PMOS和NMOS晶体管组成的ab类输出级,并采用NPN和PNP推挽电路。利用BiCMOS电路实现了CMOS和双极电路的优点。然后,比较了使用CMOS ab类输出的级联放大器运放和使用BiCMOS ab类输出的级联放大器运放。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信