Optimizing test architecture of 3D stacked ICs for partial stack/complete stack using hard SoCs

S. Roy, C. Giri, H. Rahaman
{"title":"Optimizing test architecture of 3D stacked ICs for partial stack/complete stack using hard SoCs","authors":"S. Roy, C. Giri, H. Rahaman","doi":"10.1109/IDT.2013.6727114","DOIUrl":null,"url":null,"abstract":"Three-dimensional stacked ICs (3D SICs) are currently evolving as an area of great interest in modern semiconductor industry. Several partial stacks tests are required during 3D assembly because the die stacking steps and bonding may introduce defects. In this paper, we have addressed test architecture optimization for 3D stacked ICs implemented with hard dies under the TSV constraints. The main objective of our algorithm is to minimize the test time either for the testing of complete stack or complete stack and several partial stacks. Experimental results are performed for two handcrafted 3D SICs comprising of various system-on-chips from ITC'02 SOC test benchmarks.","PeriodicalId":446826,"journal":{"name":"2013 8th IEEE Design and Test Symposium","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 8th IEEE Design and Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDT.2013.6727114","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Three-dimensional stacked ICs (3D SICs) are currently evolving as an area of great interest in modern semiconductor industry. Several partial stacks tests are required during 3D assembly because the die stacking steps and bonding may introduce defects. In this paper, we have addressed test architecture optimization for 3D stacked ICs implemented with hard dies under the TSV constraints. The main objective of our algorithm is to minimize the test time either for the testing of complete stack or complete stack and several partial stacks. Experimental results are performed for two handcrafted 3D SICs comprising of various system-on-chips from ITC'02 SOC test benchmarks.
优化3D堆叠ic的部分堆叠/完全堆叠测试架构
三维叠层集成电路(三维叠层集成电路)是现代半导体工业发展的热点之一。在3D组装过程中,由于模具堆叠步骤和粘合可能会引入缺陷,因此需要进行多次局部堆叠测试。在本文中,我们讨论了在TSV约束下使用硬晶片实现的3D堆叠ic的测试架构优化。该算法的主要目标是最小化测试完整堆栈或完整堆栈和多个部分堆栈的测试时间。实验结果执行了两个手工制作的3D sic,包括来自ITC'02 SOC测试基准的各种片上系统。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信