Ultra-low power RF circuits for SOCs in sensor networks

K. Iniewski
{"title":"Ultra-low power RF circuits for SOCs in sensor networks","authors":"K. Iniewski","doi":"10.1109/DCAS.2005.1611164","DOIUrl":null,"url":null,"abstract":"CMOS technology has now been successfully commercialized in numerous applications for wireless products. Highly integrated system on chip (SOC) parts, with both RF transceiver and complex digital functions on the same die, can be readily acquired on the open market. As wireless technology and usage proliferates, the continuing cost pressures will continue to steer designers to use CMOS. One emerging area is wireless ad-hoc sensor networks for medical, sensing, and environment monitoring applications. Such a network allows new nodes to join or drop easily, and often demands ultra-low power consumption in each node, with power targets of less than 1 mW. These low power targets are important because for portable operation, as silicon shrinks in size, a major component in the bill of material is the battery. This talk explores the choices that analog and RF IC designers have to make in these applications. The paper reviews radio architectures, and the tradeoffs one has to consider for low power consumption. The venerable superheterodyne architecture, along with the low-IF and direct conversion architectures, are discussed. The architectural discussion is followed by examination of circuit level implementation issues of key functions inside the RF transceiver is examined, including LNAs, mixers, transmitters, and frequency synthesis. The impact of modulation scheme on choices for certain blocks is shown. Emerging technologies to integrate highly selective RF filters on-chip are explored, including the use of MEMS.","PeriodicalId":101603,"journal":{"name":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE Dallas/CAS Workshop on Architecture, Circuits and Implementtation of SOCs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2005.1611164","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

CMOS technology has now been successfully commercialized in numerous applications for wireless products. Highly integrated system on chip (SOC) parts, with both RF transceiver and complex digital functions on the same die, can be readily acquired on the open market. As wireless technology and usage proliferates, the continuing cost pressures will continue to steer designers to use CMOS. One emerging area is wireless ad-hoc sensor networks for medical, sensing, and environment monitoring applications. Such a network allows new nodes to join or drop easily, and often demands ultra-low power consumption in each node, with power targets of less than 1 mW. These low power targets are important because for portable operation, as silicon shrinks in size, a major component in the bill of material is the battery. This talk explores the choices that analog and RF IC designers have to make in these applications. The paper reviews radio architectures, and the tradeoffs one has to consider for low power consumption. The venerable superheterodyne architecture, along with the low-IF and direct conversion architectures, are discussed. The architectural discussion is followed by examination of circuit level implementation issues of key functions inside the RF transceiver is examined, including LNAs, mixers, transmitters, and frequency synthesis. The impact of modulation scheme on choices for certain blocks is shown. Emerging technologies to integrate highly selective RF filters on-chip are explored, including the use of MEMS.
传感器网络中soc的超低功耗射频电路
CMOS技术现已成功地在无线产品的众多应用中实现商业化。高度集成的片上系统(SOC)部件,具有射频收发器和复杂的数字功能在同一个芯片上,可以很容易地在公开市场上获得。随着无线技术和应用的激增,持续的成本压力将继续引导设计人员使用CMOS。一个新兴领域是用于医疗、传感和环境监测应用的无线自组织传感器网络。这样的网络允许新节点轻松加入或退出,并且通常要求每个节点的超低功耗,功率目标小于1兆瓦。这些低功耗目标很重要,因为对于便携式操作来说,随着硅尺寸的缩小,材料清单中的一个主要部件是电池。本次演讲探讨了模拟和射频IC设计人员在这些应用中必须做出的选择。本文回顾了无线电架构,以及为实现低功耗而必须考虑的权衡。讨论了传统的超外差架构,以及低中频和直接转换架构。架构讨论之后是检查射频收发器内部关键功能的电路级实现问题,包括lna、混频器、发射机和频率合成。显示了调制方案对某些块选择的影响。探讨了集成高选择性射频滤波器的新兴技术,包括MEMS的使用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信