{"title":"Design automation of analog module using hierarchical decomposition","authors":"S. Kundu, P. Mandal","doi":"10.1109/TECHSYM.2016.7872685","DOIUrl":null,"url":null,"abstract":"In this paper a methodology for design automation of bigger analog module is proposed. The proposed methodology uses hierarchical decomposition of the bigger module into its constituents cell level circuits (referred to as leaf cells) and then the cell level circuits are designed using top down constraint driven design approach. This hierarchical decomposition reduces the complexity of the design automation task. The trade-off characteristic curves of the cell level circuits are used to determine the design feasibility and to propagate the specification of the bigger module to that of its constituent leaf cells. The methodology is validated in a 0.18 μm CMOS process by designing a highperformance gain boosted folded cascode Op-Amp (GBOPAMP) for the first stage of a 10-bit 50 Ms/s pipeline ADC. The designed GBOPAMP achieves a DC gain of 75 dB, a unity-gain frequency (UGF) of 520 MHz with 65° phase margin and a 0.09 % settling time of 6.5 ns. Complete design of the GBOPAMP takes less than 10 mins using an Intel Core 2 Duo, 2.53 GHz processor.","PeriodicalId":403350,"journal":{"name":"2016 IEEE Students’ Technology Symposium (TechSym)","volume":"416 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Students’ Technology Symposium (TechSym)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TECHSYM.2016.7872685","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper a methodology for design automation of bigger analog module is proposed. The proposed methodology uses hierarchical decomposition of the bigger module into its constituents cell level circuits (referred to as leaf cells) and then the cell level circuits are designed using top down constraint driven design approach. This hierarchical decomposition reduces the complexity of the design automation task. The trade-off characteristic curves of the cell level circuits are used to determine the design feasibility and to propagate the specification of the bigger module to that of its constituent leaf cells. The methodology is validated in a 0.18 μm CMOS process by designing a highperformance gain boosted folded cascode Op-Amp (GBOPAMP) for the first stage of a 10-bit 50 Ms/s pipeline ADC. The designed GBOPAMP achieves a DC gain of 75 dB, a unity-gain frequency (UGF) of 520 MHz with 65° phase margin and a 0.09 % settling time of 6.5 ns. Complete design of the GBOPAMP takes less than 10 mins using an Intel Core 2 Duo, 2.53 GHz processor.