{"title":"VLSI implementation of an associative content addressable memory based on Hopfield network model","authors":"L. Ionescu, A. Mazare, G. Serban","doi":"10.1109/SMICND.2010.5650469","DOIUrl":null,"url":null,"abstract":"The content addressable memory (CAM) is allowed to search a data word without knowing where its address is. In addition, it is permissible to associate the content of the location or neighboring locations where the data word was identified. This paper presents our own approach for VLSI hardware implementation of the CAM memory. The proposed solution uses a Hopfield neural network model and is characterized by simplicity and the possibility of using the same hardware structures for saving may data patterns. Will be presented design methods and implementation to VLSI circuit structures, the performance of our solution and experimental results.","PeriodicalId":377326,"journal":{"name":"CAS 2010 Proceedings (International Semiconductor Conference)","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"CAS 2010 Proceedings (International Semiconductor Conference)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMICND.2010.5650469","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6
Abstract
The content addressable memory (CAM) is allowed to search a data word without knowing where its address is. In addition, it is permissible to associate the content of the location or neighboring locations where the data word was identified. This paper presents our own approach for VLSI hardware implementation of the CAM memory. The proposed solution uses a Hopfield neural network model and is characterized by simplicity and the possibility of using the same hardware structures for saving may data patterns. Will be presented design methods and implementation to VLSI circuit structures, the performance of our solution and experimental results.