Nanoimprint performance improvements for high volume semiconductor device manufacturing

Photomask Japan Pub Date : 2021-08-23 DOI:10.1117/12.2599713
R. Tanaka, Mitsuru Hiura, Yukio Takabahashi, Atsushi Kimura, Hiroshi Morohoshi, Y. Suzaki, Takahiro Matsumoto, N. Roy, Anshuman Cherala, Jin Choi
{"title":"Nanoimprint performance improvements for high volume semiconductor device manufacturing","authors":"R. Tanaka, Mitsuru Hiura, Yukio Takabahashi, Atsushi Kimura, Hiroshi Morohoshi, Y. Suzaki, Takahiro Matsumoto, N. Roy, Anshuman Cherala, Jin Choi","doi":"10.1117/12.2599713","DOIUrl":null,"url":null,"abstract":"Imprint lithography is an effective and well-known technique for replication of nano-scale features. Nanoimprint lithography (NIL) manufacturing equipment utilizes a patterning technology that involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. The technology faithfully reproduces patterns with a higher resolution and greater uniformity compared to those produced by photolithography equipment. Additionally, as this technology does not require an array of wide-diameter lenses and the expensive light sources necessary for advanced photolithography equipment, NIL equipment achieves a simpler, more compact design, allowing for multiple units to be clustered together for increased productivity. Previous studies have demonstrated NIL resolution better than 10nm, making the technology suitable for the printing of several generations of critical memory levels with a single mask. In addition, resist is applied only where necessary, thereby eliminating material waste. Given that there are no complicated optics in the imprint system, the reduction in the cost of the tool, when combined with simple single level processing and zero waste leads to a cost model that is very compelling for semiconductor memory applications. DRAM memory is challenging, because the roadmap for DRAM calls for continued scaling, eventually reaching half pitches of 14nm and beyond. For DRAM, overlay on some critical layers is much tighter than NAND Flash, with an error budget of 15-20% of the minimum half pitch. For 14nm, this means 2.1-2.8nm. DRAM device design is also challenging, and layouts are not always conducive to pitch dividing methods such as SADP and SAQP. This makes a direct printing process, such as NIL and attractive solution. The purpose of this paper is to review the performance improvements related to overlay and introduce edge placement error analysis for NIL. Improvements in overlay include an extension in the range for high order distortion correction and improvements in control methods such as imprint force, mask to wafer tip/tilt and wafer zone pneumatics near the wafer edge. We also introduce the pattern transfer scheme used to etch features with half pitches below 20nm.","PeriodicalId":138407,"journal":{"name":"Photomask Japan","volume":"90 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Photomask Japan","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2599713","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Imprint lithography is an effective and well-known technique for replication of nano-scale features. Nanoimprint lithography (NIL) manufacturing equipment utilizes a patterning technology that involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. The technology faithfully reproduces patterns with a higher resolution and greater uniformity compared to those produced by photolithography equipment. Additionally, as this technology does not require an array of wide-diameter lenses and the expensive light sources necessary for advanced photolithography equipment, NIL equipment achieves a simpler, more compact design, allowing for multiple units to be clustered together for increased productivity. Previous studies have demonstrated NIL resolution better than 10nm, making the technology suitable for the printing of several generations of critical memory levels with a single mask. In addition, resist is applied only where necessary, thereby eliminating material waste. Given that there are no complicated optics in the imprint system, the reduction in the cost of the tool, when combined with simple single level processing and zero waste leads to a cost model that is very compelling for semiconductor memory applications. DRAM memory is challenging, because the roadmap for DRAM calls for continued scaling, eventually reaching half pitches of 14nm and beyond. For DRAM, overlay on some critical layers is much tighter than NAND Flash, with an error budget of 15-20% of the minimum half pitch. For 14nm, this means 2.1-2.8nm. DRAM device design is also challenging, and layouts are not always conducive to pitch dividing methods such as SADP and SAQP. This makes a direct printing process, such as NIL and attractive solution. The purpose of this paper is to review the performance improvements related to overlay and introduce edge placement error analysis for NIL. Improvements in overlay include an extension in the range for high order distortion correction and improvements in control methods such as imprint force, mask to wafer tip/tilt and wafer zone pneumatics near the wafer edge. We also introduce the pattern transfer scheme used to etch features with half pitches below 20nm.
用于大批量半导体器件制造的纳米压印性能改进
压印光刻是一种有效且众所周知的纳米级特征复制技术。纳米压印(NIL)制造设备采用了一种图案化技术,该技术包括逐场沉积和通过喷射技术将低粘度抗蚀剂沉积到基板上。有图案的口罩被放入液体中,然后通过毛细管作用迅速流入口罩中的浮雕图案。在这个填充步骤之后,抗蚀剂在紫外线辐射下交联,然后去除掩模,在基材上留下图案抗蚀剂。与光刻设备相比,该技术以更高的分辨率和更大的均匀性忠实地再现图案。此外,由于该技术不需要宽直径透镜阵列和先进光刻设备所需的昂贵光源,因此NIL设备实现了更简单,更紧凑的设计,允许多个单元聚集在一起以提高生产率。先前的研究表明,NIL分辨率优于10nm,这使得该技术适用于用单个掩模打印几代关键记忆级。此外,仅在必要时应用抗蚀剂,从而消除了材料浪费。考虑到压印系统中没有复杂的光学器件,当与简单的单级处理和零浪费相结合时,工具成本的降低导致了对半导体存储器应用非常有吸引力的成本模型。DRAM存储器具有挑战性,因为DRAM的路线图要求持续扩展,最终达到14nm及以上的半间距。对于DRAM,一些关键层的覆盖比NAND闪存紧密得多,误差预算为最小半间距的15-20%。对于14nm,这意味着2.1-2.8nm。DRAM器件设计也具有挑战性,并且布局并不总是有利于SADP和SAQP等间距划分方法。这使得直接印刷过程,如零和有吸引力的解决方案。本文的目的是回顾与覆盖相关的性能改进,并介绍NIL的边缘放置误差分析。覆盖层的改进包括高阶畸变校正范围的扩展和控制方法的改进,如压印力、晶圆尖端/倾斜的掩膜和晶圆边缘附近的晶圆区气动。我们还介绍了用于蚀刻20nm以下半间距特征的模式转移方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信