Efficient full-chip yield analysis methodology for OPC-corrected VLSI designs

V. Axelrad, Nicolas B. Cobb, M. O'Brien, T. Do, Tom Donnelly, Y. Granik, E. Sahouria, V. Boksha, A. Balasinski
{"title":"Efficient full-chip yield analysis methodology for OPC-corrected VLSI designs","authors":"V. Axelrad, Nicolas B. Cobb, M. O'Brien, T. Do, Tom Donnelly, Y. Granik, E. Sahouria, V. Boksha, A. Balasinski","doi":"10.1109/ISQED.2000.838922","DOIUrl":null,"url":null,"abstract":"Degradation of lithographic pattern fidelity is a major cause of yield loss in VLSl manufacturing. A general methodology for full-chip analysis and improvement of yield loss due to lithographic effects is proposed The approach is based on: a) extraction of pattern fidelity statistics using a full-chip layout engine, b) full-chip optical proximity correction (OPC) to improve pattern reproduction, and c) estimation of yield losses due to line variability, using transistor sensitivity to pattern registration obtained from physical transistor modeling. As a result, yield estimates related to either pattern reproduction fidelity or transistor parametric data variations (such as leakage or drive current) are generated. The method is efficient and well suited for application to modern VLSI designs of memory or logic devices.","PeriodicalId":113766,"journal":{"name":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2000.838922","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Degradation of lithographic pattern fidelity is a major cause of yield loss in VLSl manufacturing. A general methodology for full-chip analysis and improvement of yield loss due to lithographic effects is proposed The approach is based on: a) extraction of pattern fidelity statistics using a full-chip layout engine, b) full-chip optical proximity correction (OPC) to improve pattern reproduction, and c) estimation of yield losses due to line variability, using transistor sensitivity to pattern registration obtained from physical transistor modeling. As a result, yield estimates related to either pattern reproduction fidelity or transistor parametric data variations (such as leakage or drive current) are generated. The method is efficient and well suited for application to modern VLSI designs of memory or logic devices.
高效的全芯片良率分析方法,用于opc校正的VLSI设计
光刻图案保真度的降低是VLSl制造中良率损失的主要原因。该方法基于:A)利用全芯片布局引擎提取模式保真度统计,b)利用全芯片光学接近校正(OPC)改善模式再现,以及c)利用晶体管对物理晶体管建模获得的模式配准的晶体管灵敏度来估计线变率造成的良率损失。因此,产生与模式再现保真度或晶体管参数数据变化(如泄漏或驱动电流)相关的良率估计。该方法效率高,适用于存储或逻辑器件的现代超大规模集成电路设计。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信