The Secured AES designs against Fault Injection Attacks: A comparative Study

N. Benhadjyoussef, Mouna Karmani, M. Machhout
{"title":"The Secured AES designs against Fault Injection Attacks: A comparative Study","authors":"N. Benhadjyoussef, Mouna Karmani, M. Machhout","doi":"10.1109/ATSIP49331.2020.9231942","DOIUrl":null,"url":null,"abstract":"To protect the Advanced Encryption Standard (AES) against physical attacks known as fault injection attacks various fault detection schemes have been proposed. In this paper, a comparative study between the most well-known fault detection schemes in terms of fault detection capabilities and implementation cost has been proposed. In the considered study we implement, separately, the hardware, the temporal and the information redundancy for the 32-bit AES. These schemes are implemented on the Virtex-5 Xilinx FPGA board in order to evaluate their efficiency in terms of area, time costs and fault coverage","PeriodicalId":384018,"journal":{"name":"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)","volume":"14 1-4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATSIP49331.2020.9231942","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

To protect the Advanced Encryption Standard (AES) against physical attacks known as fault injection attacks various fault detection schemes have been proposed. In this paper, a comparative study between the most well-known fault detection schemes in terms of fault detection capabilities and implementation cost has been proposed. In the considered study we implement, separately, the hardware, the temporal and the information redundancy for the 32-bit AES. These schemes are implemented on the Virtex-5 Xilinx FPGA board in order to evaluate their efficiency in terms of area, time costs and fault coverage
针对故障注入攻击的安全AES设计:比较研究
为了保护高级加密标准(AES)免受称为故障注入攻击的物理攻击,人们提出了各种故障检测方案。本文从故障检测能力和实现成本两个方面对目前最知名的故障检测方案进行了比较研究。在考虑的研究中,我们分别实现了32位AES的硬件冗余、时间冗余和信息冗余。这些方案在Virtex-5 Xilinx FPGA板上实现,以评估它们在面积、时间成本和故障覆盖率方面的效率
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信