FPGA Implementation of a Multi-Level SPWM for Three-Level NPC Inverter

L. Jian, Zhang Zhe, Yin Xianggen, Wen Minghao
{"title":"FPGA Implementation of a Multi-Level SPWM for Three-Level NPC Inverter","authors":"L. Jian, Zhang Zhe, Yin Xianggen, Wen Minghao","doi":"10.1109/UPEC.2006.367738","DOIUrl":null,"url":null,"abstract":"In this paper, a new circuit implementation of a multi-level sinusoidal pulse width modulation (SPWM) for three-level neutral point clamped (NPC) inverter is presented. The SPWM control scheme is realized with only a single FPGA chip LFEC10 from LATTICE, Inc. and the programming language is very high speed integrated circuit hardware description language (VHDL). The filed programmable gate array (FPGA) chip is incorporated in a digital signal processor (DSP) TMS320VC33. It receives the commands with specified amplitude, frequency, primary phase, min pulse width and dead time from DSP, and finishes the asymmetrical regular sampling principle of SPWM function independently. This circuit structure can provide an effective, flexible, and safe solution to high-power inverters. The output gating signals of the proposed circuit are used to control the inverters of the drive system of a 6 kV/1000 kW motor. The simulation and experimental results are given to verify the implemented SPWM control system","PeriodicalId":184186,"journal":{"name":"Proceedings of the 41st International Universities Power Engineering Conference","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 41st International Universities Power Engineering Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UPEC.2006.367738","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

In this paper, a new circuit implementation of a multi-level sinusoidal pulse width modulation (SPWM) for three-level neutral point clamped (NPC) inverter is presented. The SPWM control scheme is realized with only a single FPGA chip LFEC10 from LATTICE, Inc. and the programming language is very high speed integrated circuit hardware description language (VHDL). The filed programmable gate array (FPGA) chip is incorporated in a digital signal processor (DSP) TMS320VC33. It receives the commands with specified amplitude, frequency, primary phase, min pulse width and dead time from DSP, and finishes the asymmetrical regular sampling principle of SPWM function independently. This circuit structure can provide an effective, flexible, and safe solution to high-power inverters. The output gating signals of the proposed circuit are used to control the inverters of the drive system of a 6 kV/1000 kW motor. The simulation and experimental results are given to verify the implemented SPWM control system
三电平NPC逆变器多电平SPWM的FPGA实现
本文提出了一种用于三电平中性点箝位(NPC)逆变器的多级正弦脉宽调制(SPWM)的新电路实现。SPWM控制方案仅用LATTICE公司的LFEC10单FPGA芯片实现,编程语言为超高速集成电路硬件描述语言(VHDL)。现场可编程门阵列(FPGA)芯片集成在数字信号处理器(DSP) TMS320VC33中。从DSP接收指定幅度、频率、一次相位、最小脉宽和死区时间的指令,独立完成SPWM函数的非对称规则采样原理。这种电路结构可以为大功率逆变器提供有效、灵活、安全的解决方案。该电路的输出门控信号用于控制6kv / 1000kw电机驱动系统的逆变器。仿真和实验结果验证了所实现的SPWM控制系统
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信