{"title":"FPGA Implementation of a Multi-Level SPWM for Three-Level NPC Inverter","authors":"L. Jian, Zhang Zhe, Yin Xianggen, Wen Minghao","doi":"10.1109/UPEC.2006.367738","DOIUrl":null,"url":null,"abstract":"In this paper, a new circuit implementation of a multi-level sinusoidal pulse width modulation (SPWM) for three-level neutral point clamped (NPC) inverter is presented. The SPWM control scheme is realized with only a single FPGA chip LFEC10 from LATTICE, Inc. and the programming language is very high speed integrated circuit hardware description language (VHDL). The filed programmable gate array (FPGA) chip is incorporated in a digital signal processor (DSP) TMS320VC33. It receives the commands with specified amplitude, frequency, primary phase, min pulse width and dead time from DSP, and finishes the asymmetrical regular sampling principle of SPWM function independently. This circuit structure can provide an effective, flexible, and safe solution to high-power inverters. The output gating signals of the proposed circuit are used to control the inverters of the drive system of a 6 kV/1000 kW motor. The simulation and experimental results are given to verify the implemented SPWM control system","PeriodicalId":184186,"journal":{"name":"Proceedings of the 41st International Universities Power Engineering Conference","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 41st International Universities Power Engineering Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UPEC.2006.367738","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
In this paper, a new circuit implementation of a multi-level sinusoidal pulse width modulation (SPWM) for three-level neutral point clamped (NPC) inverter is presented. The SPWM control scheme is realized with only a single FPGA chip LFEC10 from LATTICE, Inc. and the programming language is very high speed integrated circuit hardware description language (VHDL). The filed programmable gate array (FPGA) chip is incorporated in a digital signal processor (DSP) TMS320VC33. It receives the commands with specified amplitude, frequency, primary phase, min pulse width and dead time from DSP, and finishes the asymmetrical regular sampling principle of SPWM function independently. This circuit structure can provide an effective, flexible, and safe solution to high-power inverters. The output gating signals of the proposed circuit are used to control the inverters of the drive system of a 6 kV/1000 kW motor. The simulation and experimental results are given to verify the implemented SPWM control system