Low power/high speed optimization approaches of MISTY algorithm

A. Rjoub, Ehab M. Ghabashneh
{"title":"Low power/high speed optimization approaches of MISTY algorithm","authors":"A. Rjoub, Ehab M. Ghabashneh","doi":"10.1109/ICEDSA.2016.7818520","DOIUrl":null,"url":null,"abstract":"This paper presents two approaches targeting the reduction of power dissipation, the delay time and silicon area of S7 and S9 blocks of MISTY1 encryption algorithm. The essential part of both approaches is to reduce the number of logic gates (XOR and AND gates) used in S7 and S9 blocks ciphers. The first approach reduces the number of logic gates by applying Boolean Algebra rules and simplifications, while the second approach removes the redundant logic gates which form the S7 and S9 blocks ciphers. The first approach reduced the dynamic power dissipation and the silicon area by 21.7%, 25.3%, respectively, while the throughput enhanced by 21.1%. The second approach reduced the dynamic power dissipation and the silicon area by 27%, 31.7%, respectively, while the throughput enhanced by 3.8%. As a result, the proposed approaches could be fit for next generation of handheld and portable devices.","PeriodicalId":247318,"journal":{"name":"2016 5th International Conference on Electronic Devices, Systems and Applications (ICEDSA)","volume":"237 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 5th International Conference on Electronic Devices, Systems and Applications (ICEDSA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDSA.2016.7818520","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

This paper presents two approaches targeting the reduction of power dissipation, the delay time and silicon area of S7 and S9 blocks of MISTY1 encryption algorithm. The essential part of both approaches is to reduce the number of logic gates (XOR and AND gates) used in S7 and S9 blocks ciphers. The first approach reduces the number of logic gates by applying Boolean Algebra rules and simplifications, while the second approach removes the redundant logic gates which form the S7 and S9 blocks ciphers. The first approach reduced the dynamic power dissipation and the silicon area by 21.7%, 25.3%, respectively, while the throughput enhanced by 21.1%. The second approach reduced the dynamic power dissipation and the silicon area by 27%, 31.7%, respectively, while the throughput enhanced by 3.8%. As a result, the proposed approaches could be fit for next generation of handheld and portable devices.
低功耗/高速的MISTY算法优化方法
本文针对MISTY1加密算法的S7和S9块的功耗、延迟时间和硅面积的降低提出了两种方法。这两种方法的基本部分是减少在S7和S9块密码中使用的逻辑门(异或门和与门)的数量。第一种方法通过应用布尔代数规则和简化来减少逻辑门的数量,而第二种方法去除形成S7和S9块密码的冗余逻辑门。第一种方法使动态功耗和硅面积分别降低21.7%和25.3%,吞吐量提高21.1%。第二种方法使动态功耗和硅面积分别降低了27%和31.7%,吞吐量提高了3.8%。因此,所提出的方法可以适用于下一代手持和便携式设备。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信