A new design technique for low power dynamic feedthrough logic with delay element

A. Dev, Ranjan Sharma, Mayur Varshney
{"title":"A new design technique for low power dynamic feedthrough logic with delay element","authors":"A. Dev, Ranjan Sharma, Mayur Varshney","doi":"10.1109/GCCT.2015.7342651","DOIUrl":null,"url":null,"abstract":"This paper presents a new approach for high performance and low power circuit using a new CMOS logic known as feedthrough logic (FTL). Feedthrough logic can improve the performance by partial evaluation in its computational block before getting a valid input. The FTL is more suited for those circuits which consist of a critical path of large cascaded inverting gates. FTL based circuit can perform better in both high fan out and high frequency operations due to both lesser delay and dynamic power consumption at the cost of area. A 2 bit conventional multiplier circuit with proposed model is simulated. The proposed circuit achieves a reduction in the average power and delay. The comparison analysis has been simulated by 180 nm CMOS technology. The proposed modified FTL reduces total power delay product up to 22.85% in NAND gates and 11.63% in NOR gates. The results of 2 bit multiplier simulation also confirms that the proposed model can perform with better as compared with existing models of FTL with less transistor count.","PeriodicalId":378174,"journal":{"name":"2015 Global Conference on Communication Technologies (GCCT)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Global Conference on Communication Technologies (GCCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GCCT.2015.7342651","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a new approach for high performance and low power circuit using a new CMOS logic known as feedthrough logic (FTL). Feedthrough logic can improve the performance by partial evaluation in its computational block before getting a valid input. The FTL is more suited for those circuits which consist of a critical path of large cascaded inverting gates. FTL based circuit can perform better in both high fan out and high frequency operations due to both lesser delay and dynamic power consumption at the cost of area. A 2 bit conventional multiplier circuit with proposed model is simulated. The proposed circuit achieves a reduction in the average power and delay. The comparison analysis has been simulated by 180 nm CMOS technology. The proposed modified FTL reduces total power delay product up to 22.85% in NAND gates and 11.63% in NOR gates. The results of 2 bit multiplier simulation also confirms that the proposed model can perform with better as compared with existing models of FTL with less transistor count.
一种带延迟元件的低功率动态馈通逻辑设计新技术
本文提出了一种利用馈通逻辑(FTL)的新型CMOS逻辑实现高性能低功耗电路的新方法。馈通逻辑在获得有效输入之前,通过对其计算块进行部分求值来提高性能。超光速更适合那些由大型级联反相门组成的关键路径的电路。基于超光速的电路可以在高扇出和高频工作中表现得更好,因为它以面积为代价,具有较小的延迟和动态功耗。用该模型对一个2位传统乘法器电路进行了仿真。所提出的电路实现了平均功率和延迟的降低。采用180 nm CMOS工艺进行了仿真对比分析。所提出的改进FTL可将NAND门的总功率延迟产品降低22.85%,将NOR门的总功率延迟产品降低11.63%。2位乘法器的仿真结果也证实了该模型在晶体管数量较少的情况下比现有的超光速光速模型具有更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信