{"title":"High throughput pipelined implementation of reconfigurable FIR filter for SDR","authors":"M. Gnanasekaran, M. Manikandan","doi":"10.1109/ICCTET.2013.6675986","DOIUrl":null,"url":null,"abstract":"This paper presents an architectural approach to the design of high throughput reconfigurable finite impulse response (FIR) filter. FIR digital filters are used in [1]DSP by the virtue of its, linear phase, fewer finite precision error, stability and efficient implementation. The proposed architectures provide the highest throughput up to date through inserting some registers in appropriate points making the delay shortest, when implementing the byte transformation in one clock period And compared to the best existing reconfigurable FIR filter implementations in the literature and the proposed architectures have been implemented and tested on Spartan-3 xc3s200-5pq208 field-programmable gate array (FPGA) and synthesized.","PeriodicalId":242568,"journal":{"name":"2013 International Conference on Current Trends in Engineering and Technology (ICCTET)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Current Trends in Engineering and Technology (ICCTET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCTET.2013.6675986","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents an architectural approach to the design of high throughput reconfigurable finite impulse response (FIR) filter. FIR digital filters are used in [1]DSP by the virtue of its, linear phase, fewer finite precision error, stability and efficient implementation. The proposed architectures provide the highest throughput up to date through inserting some registers in appropriate points making the delay shortest, when implementing the byte transformation in one clock period And compared to the best existing reconfigurable FIR filter implementations in the literature and the proposed architectures have been implemented and tested on Spartan-3 xc3s200-5pq208 field-programmable gate array (FPGA) and synthesized.