Synthesis method for design of power distribution network in high-speed digital systems

Yong-Ju Kim, Jong-Ho Kang, KunWoo-park, J. Wee, K. Hong
{"title":"Synthesis method for design of power distribution network in high-speed digital systems","authors":"Yong-Ju Kim, Jong-Ho Kang, KunWoo-park, J. Wee, K. Hong","doi":"10.1109/EPEP.2003.1250016","DOIUrl":null,"url":null,"abstract":"In this letter, a noble methodology for design of the power distribution networks is presented. The proposed method is based on the PDN(power distribution network) synthesis with the path-based equivalent circuit (PBEC) model. From this approach, on-chip decoupling capacitance and effective inductance of the package as well as the amount, number and location of off-chip decoupling capacitors can directly be determined. The result of the proposed method was verified through comparison with that of PEEC (Partial Elements Equivalent Circuit).","PeriodicalId":254477,"journal":{"name":"Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.2003.1250016","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this letter, a noble methodology for design of the power distribution networks is presented. The proposed method is based on the PDN(power distribution network) synthesis with the path-based equivalent circuit (PBEC) model. From this approach, on-chip decoupling capacitance and effective inductance of the package as well as the amount, number and location of off-chip decoupling capacitors can directly be determined. The result of the proposed method was verified through comparison with that of PEEC (Partial Elements Equivalent Circuit).
高速数字系统配电网设计的综合方法
在这封信中,提出了一种高尚的配电网设计方法。该方法是基于PDN(配电网络)与基于路径的等效电路(PBEC)模型的综合。通过这种方法,可以直接确定封装的片上去耦电容和有效电感,以及片外去耦电容的数量、数量和位置。通过与部分元件等效电路(PEEC)的比较,验证了所提方法的正确性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信