A Novel Control Scheme for Symmetric Seven Level Reduced Device Count Multi-Level DC Link (MLDCL) Inverter

Kasoju Bharath Kumar, A. Bhanuchandar, C. Mahesh
{"title":"A Novel Control Scheme for Symmetric Seven Level Reduced Device Count Multi-Level DC Link (MLDCL) Inverter","authors":"Kasoju Bharath Kumar, A. Bhanuchandar, C. Mahesh","doi":"10.1109/SeFet48154.2021.9375714","DOIUrl":null,"url":null,"abstract":"This paper presents a novel control scheme for symmetric seven level Multi-Level DC link Inverter (MLDCL) as fed to RL load with reduced carrier strategy. The design of 7L-MLDCL can be done by taking three equal DC sources (assume PV with Boost converters) as level generator side and output phase voltage is taken at polarity generator side. All the traditional MLI like CHB, DCMLI, FCMLIs for generating ‘m’ level output, takes the switch count around 2(m-1) but the proposed inverter can reduce the switch count as (m+3). In reduced device count (RDC) MLIs, switch count reduction is one of important factor in the mean of each switch generally requires gate driver circuit, protection circuit and heat sink. The Simulation results of proposed inverter are validated through MATLAB/Simulink environment.","PeriodicalId":232560,"journal":{"name":"2021 International Conference on Sustainable Energy and Future Electric Transportation (SEFET)","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-01-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Sustainable Energy and Future Electric Transportation (SEFET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SeFet48154.2021.9375714","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

This paper presents a novel control scheme for symmetric seven level Multi-Level DC link Inverter (MLDCL) as fed to RL load with reduced carrier strategy. The design of 7L-MLDCL can be done by taking three equal DC sources (assume PV with Boost converters) as level generator side and output phase voltage is taken at polarity generator side. All the traditional MLI like CHB, DCMLI, FCMLIs for generating ‘m’ level output, takes the switch count around 2(m-1) but the proposed inverter can reduce the switch count as (m+3). In reduced device count (RDC) MLIs, switch count reduction is one of important factor in the mean of each switch generally requires gate driver circuit, protection circuit and heat sink. The Simulation results of proposed inverter are validated through MATLAB/Simulink environment.
对称七电平减少器件数的多电平直流链路(MLDCL)逆变器控制新方案
本文提出了一种基于减载波策略的对称七电平多电平直流链路逆变器(MLDCL)控制方案。7L-MLDCL的设计可以采用三个相等的直流电源(假设带有升压变换器的PV)作为电平发生器侧,输出相电压在极性发生器侧。所有传统的MLI,如CHB, DCMLI, fcmli,用于产生' m '级输出,开关计数约为2(m-1),但所提出的逆变器可以将开关计数减少为(m+3)。在减少器件计数(RDC)的mli中,开关计数的减少是重要因素之一,每个开关的平均值通常需要栅极驱动电路、保护电路和散热器。通过MATLAB/Simulink环境对逆变器的仿真结果进行了验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信