Architecture research and VLSI implementation for discrete wavelet packet transform

XuMei-hua, Chen Zhang-jin, Ran Feng, Cheng Yu-lan
{"title":"Architecture research and VLSI implementation for discrete wavelet packet transform","authors":"XuMei-hua, Chen Zhang-jin, Ran Feng, Cheng Yu-lan","doi":"10.1109/HDP.2006.1707554","DOIUrl":null,"url":null,"abstract":"A discrete wavelet packet transform hardware design based on frame-partitioned architecture is presented in this paper. In the design of the processor, a kind of optimization technique of memory-the same address operation is proposed, which can decrease the size of the memory and raise the hardware utility efficiency. A two-buffer structure memory system is evolved to meet the real time request of the outside system, and the adoption of four-stage pipeline increases the real time data processing ability of the system. It is successfully synthesized and simulated with EDA tools and implemented in FPGA of Alter's EP20K200E. It is demonstrated that this kind of wavelet packet transform architecture can carry out the design objectives of real time, universal, parameterized and one-chip feasible","PeriodicalId":406794,"journal":{"name":"Conference on High Density Microsystem Design and Packaging and Component Failure Analysis, 2006. HDP'06.","volume":"200 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-06-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference on High Density Microsystem Design and Packaging and Component Failure Analysis, 2006. HDP'06.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HDP.2006.1707554","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

A discrete wavelet packet transform hardware design based on frame-partitioned architecture is presented in this paper. In the design of the processor, a kind of optimization technique of memory-the same address operation is proposed, which can decrease the size of the memory and raise the hardware utility efficiency. A two-buffer structure memory system is evolved to meet the real time request of the outside system, and the adoption of four-stage pipeline increases the real time data processing ability of the system. It is successfully synthesized and simulated with EDA tools and implemented in FPGA of Alter's EP20K200E. It is demonstrated that this kind of wavelet packet transform architecture can carry out the design objectives of real time, universal, parameterized and one-chip feasible
离散小波包变换体系结构研究及VLSI实现
提出了一种基于分帧结构的离散小波包变换硬件设计。在处理器的设计中,提出了一种内存的优化技术——同地址运算,可以减小内存的大小,提高硬件的使用效率。为满足外部系统的实时性要求,发展了双缓冲结构的存储系统,采用了四级流水线,提高了系统的实时数据处理能力。利用EDA工具对其进行了成功的合成和仿真,并在alters的EP20K200E FPGA上实现。实验表明,这种小波包变换结构能够实现实时性、通用性、参数化和单片可行性的设计目标
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信