A 8.3–11.3GHz low cost integer-N synthesizer with 1.1° RMS phase error in 65nm CMOS

D. Yan, Zhao Bin, M. A. Arasu, Yuan Xiao Jun, M. Kumarasamy Raja, M. Je
{"title":"A 8.3–11.3GHz low cost integer-N synthesizer with 1.1° RMS phase error in 65nm CMOS","authors":"D. Yan, Zhao Bin, M. A. Arasu, Yuan Xiao Jun, M. Kumarasamy Raja, M. Je","doi":"10.1109/RFIT.2012.6401668","DOIUrl":null,"url":null,"abstract":"This paper presents a fully integrated low cost, low noise 10GHz synthesizer using 65nm RF CMOS process. The synthesizer provide low phase-noise and low reference spur, covering 8.3GHz to 11.3GHz using multiband low gain VCO with auto calibration for locking. The measured phase-noise of 9.75GHz is -77dBc/Hz at lKHz offset, -90.1dBc/Hz at 10KHz offset, -98.6dBc/Hz at 100KHz offset, and -112.5dBc/Hz at 1MHz offset, phase RMS jitter performance is to be less than 1.1° integrated from 1KHz to 1MHz, while maintaining 26MHz reference spur levels lowers -74.6dB cover the entire tuning range. The active die area is 0.55mm × 0.8mm. The chip operates over a wide range of supply voltage from 1.1 V to 1.3V and temperature from -40°C to +85°C respectively. The chip draws 31mA current with buffer from a +1.2V supply at +25°C.","PeriodicalId":187550,"journal":{"name":"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2012.6401668","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

This paper presents a fully integrated low cost, low noise 10GHz synthesizer using 65nm RF CMOS process. The synthesizer provide low phase-noise and low reference spur, covering 8.3GHz to 11.3GHz using multiband low gain VCO with auto calibration for locking. The measured phase-noise of 9.75GHz is -77dBc/Hz at lKHz offset, -90.1dBc/Hz at 10KHz offset, -98.6dBc/Hz at 100KHz offset, and -112.5dBc/Hz at 1MHz offset, phase RMS jitter performance is to be less than 1.1° integrated from 1KHz to 1MHz, while maintaining 26MHz reference spur levels lowers -74.6dB cover the entire tuning range. The active die area is 0.55mm × 0.8mm. The chip operates over a wide range of supply voltage from 1.1 V to 1.3V and temperature from -40°C to +85°C respectively. The chip draws 31mA current with buffer from a +1.2V supply at +25°C.
基于65nm CMOS的8.3-11.3GHz低成本相位误差1.1°的整数n合成器
本文提出了一种采用65nm射频CMOS工艺的全集成低成本、低噪声10GHz合成器。该合成器提供低相位噪声和低参考杂散,覆盖8.3GHz至11.3GHz,采用多频带低增益压控振荡器,自动校准锁定。测量的9.75GHz相位噪声在lKHz偏置时为-77dBc/Hz,在10KHz偏置时为-90.1dBc/Hz,在100KHz偏置时为-98.6dBc/Hz,在1MHz偏置时为-112.5dBc/Hz,从1KHz到1MHz的相位RMS抖动性能集成小于1.1°,同时保持26MHz参考杂散电平降低-74.6dB覆盖整个调谐范围。主动模面积0.55mm × 0.8mm。该芯片工作电压范围为1.1 V至1.3V,工作温度范围为-40°C至+85°C。该芯片在+25°C下从+1.2V电源提取31mA电流,带缓冲。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信