Vdd gate biasing RF CMOS amplifier design technique based on the effect of carrier velocity saturation

N. Ishihara
{"title":"Vdd gate biasing RF CMOS amplifier design technique based on the effect of carrier velocity saturation","authors":"N. Ishihara","doi":"10.1093/ietele/e90-c.9.1702","DOIUrl":null,"url":null,"abstract":"RF CMOS amplifier design technique using the carrier velocity saturation region on the drain current of the MOS transistor aggressively has been proposed. By setting the transistor gate bias to the power supply voltage (Vdd), stable operation against Vdd variations can be achieved with a simple circuit configuration. By using the technique, a 5 GHz amplifier has been designed and fabricated by using 0.18-μm CMOS process technology. The chip has been operated with a gain variation less than 1 dB having a peak gain of 13.5 dB when Vdd has been changed from 1.2 to 2.9 V. Input and output matching variations are 1 dB and 3 dB with minimum values of ™10.2 dB and ™ 11.5 dB respectively.","PeriodicalId":137931,"journal":{"name":"2006 Asia-Pacific Microwave Conference","volume":"319 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 Asia-Pacific Microwave Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1093/ietele/e90-c.9.1702","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

RF CMOS amplifier design technique using the carrier velocity saturation region on the drain current of the MOS transistor aggressively has been proposed. By setting the transistor gate bias to the power supply voltage (Vdd), stable operation against Vdd variations can be achieved with a simple circuit configuration. By using the technique, a 5 GHz amplifier has been designed and fabricated by using 0.18-μm CMOS process technology. The chip has been operated with a gain variation less than 1 dB having a peak gain of 13.5 dB when Vdd has been changed from 1.2 to 2.9 V. Input and output matching variations are 1 dB and 3 dB with minimum values of ™10.2 dB and ™ 11.5 dB respectively.
基于载流子速度饱和效应的Vdd门偏置射频CMOS放大器设计技术
提出了利用MOS晶体管漏极电流的载流子速度饱和区进行射频CMOS放大器设计的技术。通过将晶体管栅极偏置设置为电源电压(Vdd),可以通过简单的电路配置实现对Vdd变化的稳定运行。利用该技术,设计并制作了一个采用0.18 μm CMOS工艺的5 GHz放大器。当Vdd从1.2 V变为2.9 V时,芯片的增益变化小于1 dB,峰值增益为13.5 dB。输入和输出匹配变化为1 dB和3 dB,最小值分别为10.2 dB和11.5 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信