Using transition test to understand timing behavior of logic circuits on UltraSPARCTM T2 family

Liang-Chi Chen, P. Dickinson, P. Dahlgren, S. Davidson, O. Caty, Kevin Wu
{"title":"Using transition test to understand timing behavior of logic circuits on UltraSPARCTM T2 family","authors":"Liang-Chi Chen, P. Dickinson, P. Dahlgren, S. Davidson, O. Caty, Kevin Wu","doi":"10.1109/TEST.2009.5355655","DOIUrl":null,"url":null,"abstract":"Delay test is crucial for finding slow paths and slow ICs, both during bringup and during speed binning. Path delay test has traditionally been considered to be superior in finding slow paths. This paper describes our experiments indicating that this is not always the case. For the UltraSPARC T2 microprocessor series we found that transition delay test often ran slower, was more effective in finding the root cause of the slow path, and correlated well with functional diags also used for speed binning. Transition test does a better job finding delay issues related to the impact of simultaneous switching and coupling noise on chip speed. We used transition test to measure the impact on chip timing of voltage, temperature, and we also used it to confirm the results of improving slow paths.","PeriodicalId":419063,"journal":{"name":"2009 International Test Conference","volume":"27 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2009.5355655","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 16

Abstract

Delay test is crucial for finding slow paths and slow ICs, both during bringup and during speed binning. Path delay test has traditionally been considered to be superior in finding slow paths. This paper describes our experiments indicating that this is not always the case. For the UltraSPARC T2 microprocessor series we found that transition delay test often ran slower, was more effective in finding the root cause of the slow path, and correlated well with functional diags also used for speed binning. Transition test does a better job finding delay issues related to the impact of simultaneous switching and coupling noise on chip speed. We used transition test to measure the impact on chip timing of voltage, temperature, and we also used it to confirm the results of improving slow paths.
利用过渡测试了解UltraSPARCTM T2系列逻辑电路的时序行为
延迟测试对于发现慢速路径和慢速ic至关重要,无论是在启动期间还是在提速期间。路径延迟测试历来被认为在寻找慢路径方面具有优越性。本文描述了我们的实验,表明情况并非总是如此。对于UltraSPARC T2微处理器系列,我们发现转换延迟测试通常运行较慢,更有效地找到慢路径的根本原因,并且与用于速度划分的功能诊断具有良好的相关性。过渡测试可以更好地发现与同时切换和耦合噪声对芯片速度的影响相关的延迟问题。我们使用过渡测试来测量电压、温度对芯片时序的影响,并使用过渡测试来确认改进慢路径的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信