A Dedicated Approach to Explore Design Space for Hardware Architecture of Turbo Decoders

O. Sanchez, M. Jézéquel, S. Rehman, Awais Sani, C. Chavet, P. Coussy, C. Jégo
{"title":"A Dedicated Approach to Explore Design Space for Hardware Architecture of Turbo Decoders","authors":"O. Sanchez, M. Jézéquel, S. Rehman, Awais Sani, C. Chavet, P. Coussy, C. Jégo","doi":"10.1109/SiPS.2012.18","DOIUrl":null,"url":null,"abstract":"Parallel turbo decoding techniques to achieve high throughput have been extensively investigated in the literature. These techniques are commonly combined. In this case, the impact on the hardware complexity and on the throughput is usually only accurately determined at the end of the design process. Thus, the time to market is penalized and the probability of designing a sub optimal system increases. In this paper we address this problem by introducing a dedicated approach to efficiently explore the design space of parallel turbo decoder architectures. Using this approach, a tradeoff between the hardware complexity and the throughput can be established in the early stages of the architecture design process. Our approach considers especially memory conflict issues, as well as Soft-Input Soft-Output decoder architectures.","PeriodicalId":286060,"journal":{"name":"2012 IEEE Workshop on Signal Processing Systems","volume":"88 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Workshop on Signal Processing Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SiPS.2012.18","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Parallel turbo decoding techniques to achieve high throughput have been extensively investigated in the literature. These techniques are commonly combined. In this case, the impact on the hardware complexity and on the throughput is usually only accurately determined at the end of the design process. Thus, the time to market is penalized and the probability of designing a sub optimal system increases. In this paper we address this problem by introducing a dedicated approach to efficiently explore the design space of parallel turbo decoder architectures. Using this approach, a tradeoff between the hardware complexity and the throughput can be established in the early stages of the architecture design process. Our approach considers especially memory conflict issues, as well as Soft-Input Soft-Output decoder architectures.
探索Turbo解码器硬件架构设计空间的专用方法
实现高吞吐量的并行涡轮解码技术在文献中得到了广泛的研究。这些技术通常是结合在一起的。在这种情况下,对硬件复杂性和吞吐量的影响通常只有在设计过程结束时才能准确确定。因此,上市时间缩短,设计出次优系统的可能性增加。在本文中,我们通过引入一种专门的方法来有效地探索并行涡轮解码器架构的设计空间来解决这个问题。使用这种方法,可以在架构设计过程的早期阶段建立硬件复杂性和吞吐量之间的权衡。我们的方法特别考虑了内存冲突问题,以及软输入软输出解码器架构。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信