A New Approach for Test Pattern Generation for Digital Cores in Mixed Signal Circuits

M. Rajaneesh, R. Bhattacharya, S. Biswas, S. Mukhopadhyay, A. Patra
{"title":"A New Approach for Test Pattern Generation for Digital Cores in Mixed Signal Circuits","authors":"M. Rajaneesh, R. Bhattacharya, S. Biswas, S. Mukhopadhyay, A. Patra","doi":"10.1109/ADCOM.2007.18","DOIUrl":null,"url":null,"abstract":"Recent improvements in fabrication technology have made possible the realization of reliable integrated circuits (ICs) containing both analog and digital functions on the same silicon chip. Hence analog blocks, like filters, ampli- fiers, ADCs etc. are present before digital blocks in mixed signal VLSI circuits. This imposes restrictions on access- ing directly the pins of digital blocks resulting in drop of fault coverage. So DFT techniques like boundary scan are employed to solve this problem. In this paper we propose a new methodology for testing digital blocks embedded in mixed signal VLSI circuits that reduces the DFT overhead. In this methodology we develop an algorithm based on ana- log back trace for generating and applying test patterns to these digital blocks using the on-chip analog circuitry. The scheme is shown to work reasonably even with parameter variations of the analog blocks. Keywords: Automatic Test Pattern Generation, Analog back trace, Sensitivity analysis, Behavioral model","PeriodicalId":185608,"journal":{"name":"15th International Conference on Advanced Computing and Communications (ADCOM 2007)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"15th International Conference on Advanced Computing and Communications (ADCOM 2007)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ADCOM.2007.18","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Recent improvements in fabrication technology have made possible the realization of reliable integrated circuits (ICs) containing both analog and digital functions on the same silicon chip. Hence analog blocks, like filters, ampli- fiers, ADCs etc. are present before digital blocks in mixed signal VLSI circuits. This imposes restrictions on access- ing directly the pins of digital blocks resulting in drop of fault coverage. So DFT techniques like boundary scan are employed to solve this problem. In this paper we propose a new methodology for testing digital blocks embedded in mixed signal VLSI circuits that reduces the DFT overhead. In this methodology we develop an algorithm based on ana- log back trace for generating and applying test patterns to these digital blocks using the on-chip analog circuitry. The scheme is shown to work reasonably even with parameter variations of the analog blocks. Keywords: Automatic Test Pattern Generation, Analog back trace, Sensitivity analysis, Behavioral model
混合信号电路中数字核测试模式生成的新方法
最近制造技术的改进使得在同一硅芯片上实现包含模拟和数字功能的可靠集成电路(ic)成为可能。因此,在混合信号VLSI电路中,模拟模块,如滤波器、放大器、adc等出现在数字模块之前。这对直接访问数字块的引脚施加了限制,导致故障覆盖率下降。因此采用边界扫描等DFT技术来解决这一问题。在本文中,我们提出了一种新的方法来测试嵌入在混合信号VLSI电路中的数字块,以减少DFT开销。在这种方法中,我们开发了一种基于ana- log回溯跟踪的算法,用于使用片上模拟电路对这些数字块生成和应用测试模式。结果表明,该方案即使在模拟模块参数变化的情况下也能合理地工作。关键词:自动测试模式生成,模拟回溯,灵敏度分析,行为模型
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信