Design of 1Gs/s open-loop Track-and-Hold for 10GBASE-T Ethernet receivers

M. Tonelli, A. Boni, C. Azzolini
{"title":"Design of 1Gs/s open-loop Track-and-Hold for 10GBASE-T Ethernet receivers","authors":"M. Tonelli, A. Boni, C. Azzolini","doi":"10.1109/RME.2009.5201306","DOIUrl":null,"url":null,"abstract":"A 1Gs/s CMOS Track-and-Hold for the upcoming generation of Ethernet applications (10GBASE-T) is presented. The Track-and-Hold is designed to be employed as front-end in a time-interleaved analog-to-digital converter and it is based on an open-loop architecture composed of an input buffer and a highspeed switch. The proposed Track-and-Hold, designed in a 65nm low-power CMOS process, exhibits a total harmonic distortion lower than −80dB and a spurious free dynamic range better than 79dB, with a power consumption lower than 11mW (dual supply voltages 1.2V/2.5V, 1.85mA/4.22mA).","PeriodicalId":245992,"journal":{"name":"2009 Ph.D. Research in Microelectronics and Electronics","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Ph.D. Research in Microelectronics and Electronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RME.2009.5201306","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A 1Gs/s CMOS Track-and-Hold for the upcoming generation of Ethernet applications (10GBASE-T) is presented. The Track-and-Hold is designed to be employed as front-end in a time-interleaved analog-to-digital converter and it is based on an open-loop architecture composed of an input buffer and a highspeed switch. The proposed Track-and-Hold, designed in a 65nm low-power CMOS process, exhibits a total harmonic distortion lower than −80dB and a spurious free dynamic range better than 79dB, with a power consumption lower than 11mW (dual supply voltages 1.2V/2.5V, 1.85mA/4.22mA).
10GBASE-T以太网接收机1Gs/s开环跟踪保持设计
提出了一种用于下一代以太网应用(10GBASE-T)的1Gs/s CMOS跟踪保持电路。跟踪保持设计用于时间交错模数转换器的前端,它基于由输入缓冲器和高速开关组成的开环架构。采用65nm低功耗CMOS工艺设计的跟踪保持电路,总谐波失真小于−80dB,无杂散动态范围优于79dB,功耗低于11mW(双电源电压1.2V/2.5V, 1.85mA/4.22mA)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信