Design and Implementation of Feed Forward Configurable Digital Power Limiter for On-Board Digital Processor

P. Rajagopalan, Shrikant Dubey, Rajat Arora, Sanjay. D. Mehta, T. Ram
{"title":"Design and Implementation of Feed Forward Configurable Digital Power Limiter for On-Board Digital Processor","authors":"P. Rajagopalan, Shrikant Dubey, Rajat Arora, Sanjay. D. Mehta, T. Ram","doi":"10.1109/SPIN52536.2021.9565989","DOIUrl":null,"url":null,"abstract":"Onboard digital processors are the emerging technological developments in the arena of satellite communication for its on-board flexibility, configurability and programmability. SSPAs (Solid State Power amplifiers) are common components in the RF chain of payloads. It can be sourced by multi carriers and can be driven into saturation by any of the individual carriers. Therefore, power limiter is required per channel for controlling the input power to SSPA from digital processor. Since the processor comprise of digital subsystems the work aims at a FPGA based design and development of feed-forward configurable power limiter having 30dB dynamic range. The architecture comprises of power detector, real time input maximum detector and input signal normalizing modules. It has two modes of operation: linear power mode and limiting power mode. It can be configured with thresholds from 0 dB to -5dB in steps of 0.5dB.","PeriodicalId":343177,"journal":{"name":"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-08-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 8th International Conference on Signal Processing and Integrated Networks (SPIN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SPIN52536.2021.9565989","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Onboard digital processors are the emerging technological developments in the arena of satellite communication for its on-board flexibility, configurability and programmability. SSPAs (Solid State Power amplifiers) are common components in the RF chain of payloads. It can be sourced by multi carriers and can be driven into saturation by any of the individual carriers. Therefore, power limiter is required per channel for controlling the input power to SSPA from digital processor. Since the processor comprise of digital subsystems the work aims at a FPGA based design and development of feed-forward configurable power limiter having 30dB dynamic range. The architecture comprises of power detector, real time input maximum detector and input signal normalizing modules. It has two modes of operation: linear power mode and limiting power mode. It can be configured with thresholds from 0 dB to -5dB in steps of 0.5dB.
星载数字处理器前馈可配置数字功率限制器的设计与实现
星载数字处理器具有星载灵活性、可配置性和可编程性,是卫星通信领域的新兴技术发展方向。sspa(固态功率放大器)是射频有效载荷链中的常见组件。它可以由多个载波提供,也可以由任何单个载波驱动到饱和。因此,每个通道都需要功率限制器来控制从数字处理器到SSPA的输入功率。由于处理器由数字子系统组成,本工作旨在基于FPGA设计和开发具有30dB动态范围的前馈可配置功率限制器。该系统由功率检测器、实时输入最大值检测器和输入信号归一化模块组成。它有两种工作模式:线性功率模式和限制功率模式。它可以配置从0 dB到-5dB的阈值,步长为0.5dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信